gem5
v21.0.0.0
Main Page
Related Pages
Modules
Namespaces
Namespace List
Namespace Members
All
_
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
Functions
_
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
Variables
_
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
Typedefs
a
c
d
e
f
g
h
i
m
n
o
p
r
s
t
u
v
w
x
Enumerations
a
c
d
e
f
i
l
m
o
p
r
s
t
v
x
Enumerator
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
x
z
Classes
Class List
Class Index
Class Hierarchy
Class Members
All
:
_
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
~
Functions
_
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
~
Variables
_
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
y
z
Typedefs
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
y
Enumerations
a
b
c
d
e
f
g
h
i
l
m
n
o
p
r
s
t
u
w
Enumerator
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
x
z
Related Functions
:
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
x
Files
File List
File Members
All
_
a
b
c
d
e
f
g
h
i
j
k
l
m
n
o
p
q
r
s
t
u
v
w
x
z
Functions
_
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
z
Variables
_
a
b
c
d
e
f
g
h
i
j
l
m
n
o
p
r
s
t
u
v
Typedefs
_
a
b
c
d
e
f
g
h
i
l
m
n
o
p
q
r
s
t
u
v
w
Enumerations
_
a
b
c
d
e
f
g
h
i
l
m
o
p
q
r
s
t
v
Enumerator
_
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
x
Macros
_
a
b
c
d
e
f
g
h
i
k
l
m
n
o
p
q
r
s
t
u
v
w
x
z
•
All
Classes
Namespaces
Files
Functions
Variables
Typedefs
Enumerations
Enumerator
Friends
Macros
Modules
Pages
arch
riscv
decoder.hh
Go to the documentation of this file.
1
/*
2
* Copyright (c) 2012 Google
3
* Copyright (c) 2017 The University of Virginia
4
* All rights reserved.
5
*
6
* Redistribution and use in source and binary forms, with or without
7
* modification, are permitted provided that the following conditions are
8
* met: redistributions of source code must retain the above copyright
9
* notice, this list of conditions and the following disclaimer;
10
* redistributions in binary form must reproduce the above copyright
11
* notice, this list of conditions and the following disclaimer in the
12
* documentation and/or other materials provided with the distribution;
13
* neither the name of the copyright holders nor the names of its
14
* contributors may be used to endorse or promote products derived from
15
* this software without specific prior written permission.
16
*
17
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
18
* "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
19
* LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
20
* A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
21
* OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
22
* SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
23
* LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24
* DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
27
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28
*/
29
30
#ifndef __ARCH_RISCV_DECODER_HH__
31
#define __ARCH_RISCV_DECODER_HH__
32
33
#include "
arch/generic/decode_cache.hh
"
34
#include "
arch/generic/decoder.hh
"
35
#include "
arch/riscv/isa_traits.hh
"
36
#include "
arch/riscv/types.hh
"
37
#include "
base/logging.hh
"
38
#include "
base/types.hh
"
39
#include "
cpu/static_inst.hh
"
40
#include "debug/Decode.hh"
41
42
namespace
RiscvISA
43
{
44
45
class
ISA;
46
class
Decoder
:
public
InstDecoder
47
{
48
private
:
49
DecodeCache::InstMap<ExtMachInst>
instMap
;
50
bool
aligned
;
51
bool
mid
;
52
bool
more
;
53
54
protected
:
55
//The extended machine instruction being generated
56
ExtMachInst
emi
;
57
bool
instDone
;
58
59
public
:
60
Decoder
(
ISA
* isa=
nullptr
) {
reset
(); }
61
62
void
process
() {}
63
void
reset
();
64
65
inline
bool
compressed
(
ExtMachInst
inst) {
return
(inst & 0x3) < 0x3; }
66
67
//Use this to give data to the decoder. This should be used
68
//when there is control flow.
69
void
moreBytes
(
const
PCState
&
pc
,
Addr
fetchPC,
MachInst
inst);
70
71
bool
needMoreBytes
() {
return
more
; }
72
bool
instReady
() {
return
instDone
; }
73
void
takeOverFrom
(
Decoder
*old) {}
74
75
StaticInstPtr
decodeInst
(
ExtMachInst
mach_inst);
76
80
StaticInstPtr
decode
(
ExtMachInst
mach_inst,
Addr
addr
);
81
82
StaticInstPtr
decode
(
RiscvISA::PCState
&nextPC);
83
};
84
85
}
// namespace RiscvISA
86
87
#endif // __ARCH_RISCV_DECODER_HH__
RiscvISA::Decoder::decode
StaticInstPtr decode(ExtMachInst mach_inst, Addr addr)
Decode a machine instruction.
Definition:
decoder.cc:80
RiscvISA::PCState
Definition:
types.hh:53
RiscvISA::Decoder::mid
bool mid
Definition:
decoder.hh:51
RiscvISA::Decoder::aligned
bool aligned
Definition:
decoder.hh:50
RiscvISA::MachInst
uint32_t MachInst
Definition:
types.hh:50
RiscvISA::Decoder::instMap
DecodeCache::InstMap< ExtMachInst > instMap
Definition:
decoder.hh:49
RiscvISA::Decoder::needMoreBytes
bool needMoreBytes()
Definition:
decoder.hh:71
decode_cache.hh
RiscvISA::pc
Bitfield< 4 > pc
Definition:
pra_constants.hh:240
RiscvISA::Decoder::process
void process()
Definition:
decoder.hh:62
RiscvISA::Decoder::instDone
bool instDone
Definition:
decoder.hh:57
RiscvISA::Decoder::compressed
bool compressed(ExtMachInst inst)
Definition:
decoder.hh:65
RiscvISA
Definition:
fs_workload.cc:36
decoder.hh
DecodeCache::InstMap
std::unordered_map< EMI, StaticInstPtr > InstMap
Hash for decoded instructions.
Definition:
decode_cache.hh:42
RiscvISA::Decoder::reset
void reset()
Definition:
decoder.cc:40
RiscvISA::Decoder::emi
ExtMachInst emi
Definition:
decoder.hh:56
types.hh
static_inst.hh
RiscvISA::Decoder::instReady
bool instReady()
Definition:
decoder.hh:72
RiscvISA::Decoder::Decoder
Decoder(ISA *isa=nullptr)
Definition:
decoder.hh:60
Addr
uint64_t Addr
Address type This will probably be moved somewhere else in the near future.
Definition:
types.hh:148
RiscvISA::ExtMachInst
uint64_t ExtMachInst
Definition:
types.hh:51
RiscvISA::Decoder::more
bool more
Definition:
decoder.hh:52
X86ISA::addr
Bitfield< 3 > addr
Definition:
types.hh:80
RiscvISA::Decoder
Definition:
decoder.hh:46
RiscvISA::ISA
Definition:
isa.hh:71
types.hh
RiscvISA::Decoder::decodeInst
StaticInstPtr decodeInst(ExtMachInst mach_inst)
logging.hh
InstDecoder
Definition:
decoder.hh:34
RefCountingPtr< StaticInst >
isa_traits.hh
RiscvISA::Decoder::moreBytes
void moreBytes(const PCState &pc, Addr fetchPC, MachInst inst)
Definition:
decoder.cc:50
RiscvISA::Decoder::takeOverFrom
void takeOverFrom(Decoder *old)
Definition:
decoder.hh:73
Generated on Tue Mar 23 2021 19:41:18 for gem5 by
doxygen
1.8.17