gem5  v21.0.0.0
All Classes Namespaces Files Functions Variables Typedefs Enumerations Enumerator Friends Macros Modules Pages
sinic.hh
Go to the documentation of this file.
1 /*
2  * Copyright (c) 2004-2005 The Regents of The University of Michigan
3  * All rights reserved.
4  *
5  * Redistribution and use in source and binary forms, with or without
6  * modification, are permitted provided that the following conditions are
7  * met: redistributions of source code must retain the above copyright
8  * notice, this list of conditions and the following disclaimer;
9  * redistributions in binary form must reproduce the above copyright
10  * notice, this list of conditions and the following disclaimer in the
11  * documentation and/or other materials provided with the distribution;
12  * neither the name of the copyright holders nor the names of its
13  * contributors may be used to endorse or promote products derived from
14  * this software without specific prior written permission.
15  *
16  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
18  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
19  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
20  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
21  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
22  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
26  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27  */
28 
29 #ifndef __DEV_NET_SINIC_HH__
30 #define __DEV_NET_SINIC_HH__
31 
32 #include "base/inet.hh"
33 #include "base/statistics.hh"
34 #include "dev/io_device.hh"
35 #include "dev/net/etherdevice.hh"
36 #include "dev/net/etherint.hh"
37 #include "dev/net/etherpkt.hh"
38 #include "dev/net/pktfifo.hh"
39 #include "dev/net/sinicreg.hh"
40 #include "dev/pci/device.hh"
41 #include "params/Sinic.hh"
42 #include "sim/eventq.hh"
43 
44 namespace Sinic {
45 
46 class Interface;
47 class Base : public EtherDevBase
48 {
49  protected:
50  bool rxEnable;
51  bool txEnable;
52 
53  protected:
58  void cpuIntrPost(Tick when);
59  void cpuInterrupt();
60  void cpuIntrClear();
61 
64 
65  bool cpuIntrPending() const;
66  void cpuIntrAck() { cpuIntrClear(); }
67 
71  public:
72  void serialize(CheckpointOut &cp) const override;
73  void unserialize(CheckpointIn &cp) override;
74 
78  public:
79  PARAMS(Sinic);
80  Base(const Params &p);
81 };
82 
83 class Device : public Base
84 {
85  protected:
87  enum RxState {
93  };
94 
96  enum TxState {
102  };
103 
105  struct {
106  uint32_t Config; // 0x00
107  uint32_t Command; // 0x04
108  uint32_t IntrStatus; // 0x08
109  uint32_t IntrMask; // 0x0c
110  uint32_t RxMaxCopy; // 0x10
111  uint32_t TxMaxCopy; // 0x14
112  uint32_t ZeroCopySize; // 0x18
113  uint32_t ZeroCopyMark; // 0x1c
114  uint32_t VirtualCount; // 0x20
115  uint32_t RxMaxIntr; // 0x24
116  uint32_t RxFifoSize; // 0x28
117  uint32_t TxFifoSize; // 0x2c
118  uint32_t RxFifoLow; // 0x30
119  uint32_t TxFifoLow; // 0x34
120  uint32_t RxFifoHigh; // 0x38
121  uint32_t TxFifoHigh; // 0x3c
122  uint64_t RxData; // 0x40
123  uint64_t RxDone; // 0x48
124  uint64_t RxWait; // 0x50
125  uint64_t TxData; // 0x58
126  uint64_t TxDone; // 0x60
127  uint64_t TxWait; // 0x68
128  uint64_t HwAddr; // 0x70
129  uint64_t RxStatus; // 0x78
130  } regs;
131 
132  struct VirtualReg {
133  uint64_t RxData;
134  uint64_t RxDone;
135  uint64_t TxData;
136  uint64_t TxDone;
137 
139  unsigned rxPacketOffset;
140  unsigned rxPacketBytes;
141  uint64_t rxDoneData;
142 
145 
147  : RxData(0), RxDone(0), TxData(0), TxDone(0),
149  { }
150  };
158  int rxActive;
160 
164 
165  uint8_t &regData8(Addr daddr) { return *((uint8_t *)&regs + daddr); }
166  uint32_t &regData32(Addr daddr) { return *(uint32_t *)&regData8(daddr); }
167  uint64_t &regData64(Addr daddr) { return *(uint64_t *)&regData8(daddr); }
168 
169  protected:
173  bool rxEmpty;
174  bool rxLow;
176  uint8_t *rxDmaData;
177  unsigned rxDmaLen;
178 
181  bool txFull;
186  uint8_t *txDmaData;
187  int txDmaLen;
188 
189  protected:
190  void reset();
191 
192  void rxKick();
194 
195  void txKick();
197 
201  void transmit();
203  {
204  transmit();
205  if (txState == txFifoBlock)
206  txKick();
207  }
209 
210  void txDump() const;
211  void rxDump() const;
212 
216  bool rxFilter(const EthPacketPtr &packet);
217 
221  void changeConfig(uint32_t newconfig);
222  void command(uint32_t command);
223 
227  public:
228  bool recvPacket(EthPacketPtr packet);
229  void transferDone();
230  Port &getPort(const std::string &if_name,
231  PortID idx=InvalidPortID) override;
232 
236  protected:
237  void rxDmaDone();
239 
240  void txDmaDone();
242 
247 
251  protected:
252  void devIntrPost(uint32_t interrupts);
253  void devIntrClear(uint32_t interrupts = Regs::Intr_All);
254  void devIntrChangeMask(uint32_t newmask);
255 
259  public:
260  Tick read(PacketPtr pkt) override;
261  Tick write(PacketPtr pkt) override;
262  virtual void drainResume() override;
263 
264  void prepareIO(ContextID cpu, int index);
265  void prepareRead(ContextID cpu, int index);
266  void prepareWrite(ContextID cpu, int index);
267  // Fault iprRead(Addr daddr, ContextID cpu, uint64_t &result);
268 
272  private:
273  struct DeviceStats : public Stats::Group
274  {
275  DeviceStats(Stats::Group *parent);
276 
281 
284 
285 
286  public:
287  void resetStats() override;
288 
292  public:
293  void serialize(CheckpointOut &cp) const override;
294  void unserialize(CheckpointIn &cp) override;
295 
296  public:
297  Device(const Params &p);
298  ~Device();
299 };
300 
301 /*
302  * Ethernet Interface for an Ethernet Device
303  */
304 class Interface : public EtherInt
305 {
306  private:
308 
309  public:
310  Interface(const std::string &name, Device *d)
311  : EtherInt(name), dev(d)
312  { }
313 
314  virtual bool recvPacket(EthPacketPtr pkt) { return dev->recvPacket(pkt); }
315  virtual void sendDone() { dev->transferDone(); }
316 };
317 
318 } // namespace Sinic
319 
320 #endif // __DEV_NET_SINIC_HH__
Sinic::Device::Config
uint32_t Config
Definition: sinic.hh:106
Sinic::Device::TxFifoLow
uint32_t TxFifoLow
Definition: sinic.hh:119
Sinic::Device::rxIdle
@ rxIdle
Definition: sinic.hh:88
Sinic::Device::txKick
void txKick()
Definition: sinic.cc:997
Sinic::Device::VirtualReg::rxIndex
PacketFifo::iterator rxIndex
Definition: sinic.hh:138
io_device.hh
Sinic::Device::HwAddr
uint64_t HwAddr
Definition: sinic.hh:128
PacketFifo
Definition: pktfifo.hh:76
Sinic::Device::VirtualReg::txUnique
Counter txUnique
Definition: sinic.hh:144
Sinic::Device::rxDmaData
uint8_t * rxDmaData
Definition: sinic.hh:176
Sinic::Device::rxFifo
PacketFifo rxFifo
Definition: sinic.hh:171
Sinic::Interface::Interface
Interface(const std::string &name, Device *d)
Definition: sinic.hh:310
Sinic::Device::rxEmpty
bool rxEmpty
Definition: sinic.hh:173
Sinic::Device::DeviceStats::avgVnicDistance
Stats::Formula avgVnicDistance
Definition: sinic.hh:280
MipsISA::index
Bitfield< 30, 0 > index
Definition: pra_constants.hh:44
Sinic::Device::DeviceStats::maxVnicDistance
Stats::Scalar maxVnicDistance
Definition: sinic.hh:279
Sinic::Device::rxDmaLen
unsigned rxDmaLen
Definition: sinic.hh:177
Sinic::Device::rxActive
int rxActive
Definition: sinic.hh:158
Sinic::Device::rxDmaEvent
EventFunctionWrapper rxDmaEvent
Definition: sinic.hh:238
Sinic::Device::RxFifoLow
uint32_t RxFifoLow
Definition: sinic.hh:118
InvalidPortID
const PortID InvalidPortID
Definition: types.hh:244
Sinic::Device::txPacketBytes
int txPacketBytes
Definition: sinic.hh:184
Sinic::Base::cpuIntrPost
void cpuIntrPost(Tick when)
Definition: sinic.cc:465
Sinic::Device::DeviceStats::DeviceStats
DeviceStats(Stats::Group *parent)
Definition: sinic.cc:99
EtherInt
Definition: etherint.hh:47
Sinic::Device::VirtualList
std::list< unsigned > VirtualList
Definition: sinic.hh:152
Sinic::Device::txFifo
PacketFifo txFifo
Definition: sinic.hh:180
Sinic::Device::drainResume
virtual void drainResume() override
Resume execution after a successful drain.
Definition: sinic.cc:1177
ContextID
int ContextID
Globally unique thread context ID.
Definition: types.hh:237
Sinic::Device::unserialize
void unserialize(CheckpointIn &cp) override
Unserialize an object.
Definition: sinic.cc:1352
Sinic::Device::ZeroCopySize
uint32_t ZeroCopySize
Definition: sinic.hh:112
Sinic::Device::Command
uint32_t Command
Definition: sinic.hh:107
etherint.hh
Sinic::Device::txFifoBlock
@ txFifoBlock
Definition: sinic.hh:98
Sinic::Device::read
Tick read(PacketPtr pkt) override
Memory Interface.
Definition: sinic.cc:194
Sinic::Device::write
Tick write(PacketPtr pkt) override
IPR read of device register.
Definition: sinic.cc:281
Sinic::Device::TxData
uint64_t TxData
Definition: sinic.hh:125
Sinic::Device::rxState
RxState rxState
Definition: sinic.hh:170
Tick
uint64_t Tick
Tick count type.
Definition: types.hh:59
PortID
int16_t PortID
Port index/ID type, and a symbolic name for an invalid port id.
Definition: types.hh:243
Sinic::Device::ZeroCopyMark
uint32_t ZeroCopyMark
Definition: sinic.hh:113
Sinic::Device::txPacket
EthPacketPtr txPacket
Definition: sinic.hh:182
Sinic::Device::txDmaDone
void txDmaDone()
Definition: sinic.cc:935
Sinic::Device::rxMappedCount
int rxMappedCount
Definition: sinic.hh:162
Sinic::Device::txEvent
EventFunctionWrapper txEvent
Definition: sinic.hh:208
Sinic::Device::changeConfig
void changeConfig(uint32_t newconfig)
device configuration
Definition: sinic.cc:553
std::vector< VirtualReg >
Sinic::Device::RxDone
uint64_t RxDone
Definition: sinic.hh:123
Sinic::Base::rxEnable
bool rxEnable
Definition: sinic.hh:50
EtherDevBase::Params
EtherDevBaseParams Params
Definition: etherdevice.hh:143
Sinic::Device::RxWait
uint64_t RxWait
Definition: sinic.hh:124
Sinic::Device::rxDirtyCount
int rxDirtyCount
Definition: sinic.hh:163
Sinic::Device::txKickTick
Tick txKickTick
Definition: sinic.hh:196
device.hh
Sinic::Device::rxDmaAddr
Addr rxDmaAddr
Definition: sinic.hh:175
Sinic::Device::devIntrChangeMask
void devIntrChangeMask(uint32_t newmask)
Definition: sinic.cc:447
Sinic::Interface::sendDone
virtual void sendDone()
Definition: sinic.hh:315
Sinic::Device::rxCopyDone
@ rxCopyDone
Definition: sinic.hh:92
Sinic::Base::cpuPendingIntr
bool cpuPendingIntr
Definition: sinic.hh:57
Sinic::Device::TxDone
uint64_t TxDone
Definition: sinic.hh:126
Sinic::Device::dmaReadFactor
Tick dmaReadFactor
Definition: sinic.hh:244
Sinic::Device::txCopy
@ txCopy
Definition: sinic.hh:100
EventFunctionWrapper
Definition: eventq.hh:1112
Sinic::Device::DeviceStats::numVnicDistance
Stats::Scalar numVnicDistance
Definition: sinic.hh:278
Stats::Scalar
This is a simple scalar statistic, like a counter.
Definition: statistics.hh:1933
Sinic::Device::transferDone
void transferDone()
Definition: sinic.cc:1115
Counter
int64_t Counter
Statistics counter type.
Definition: types.hh:54
Sinic::Base::interface
Interface * interface
Definition: sinic.hh:63
Sinic::Interface::dev
Device * dev
Definition: sinic.hh:307
Sinic::Base::Base
Base(const Params &p)
Definition: sinic.cc:73
Sinic::Device::VirtualReg::rxPacketBytes
unsigned rxPacketBytes
Definition: sinic.hh:140
Sinic::Device::IntrStatus
uint32_t IntrStatus
Definition: sinic.hh:108
Sinic::Device::txDmaAddr
Addr txDmaAddr
Definition: sinic.hh:185
cp
Definition: cprintf.cc:37
Sinic::Device::txFull
bool txFull
Definition: sinic.hh:181
Sinic::Device::prepareIO
void prepareIO(ContextID cpu, int index)
Definition: sinic.cc:131
Sinic::Base::txEnable
bool txEnable
Definition: sinic.hh:51
Sinic::Device::rxDump
void rxDump() const
Sinic::Device::RxFifoSize
uint32_t RxFifoSize
Definition: sinic.hh:116
sinicreg.hh
Sinic::Base::intrDelay
Tick intrDelay
Definition: sinic.hh:54
Sinic::Device::VirtualReg::rxDoneData
uint64_t rxDoneData
Definition: sinic.hh:141
Sinic::Device::VirtualReg::rxPacketOffset
unsigned rxPacketOffset
Definition: sinic.hh:139
Sinic::Device::devIntrClear
void devIntrClear(uint32_t interrupts=Regs::Intr_All)
Definition: sinic.cc:431
Sinic::Device::txDmaLen
int txDmaLen
Definition: sinic.hh:187
Sinic::Device::resetStats
void resetStats() override
Callback to reset stats.
Definition: sinic.cc:114
Sinic::Device::txUnique
Counter txUnique
Definition: sinic.hh:154
ArmISA::d
Bitfield< 9 > d
Definition: miscregs_types.hh:60
Sinic::Device::rxBusyCount
int rxBusyCount
Definition: sinic.hh:161
statistics.hh
Sinic::Base::serialize
void serialize(CheckpointOut &cp) const override
Serialization stuff.
Definition: sinic.cc:1192
Sinic::Device::dmaWriteFactor
Tick dmaWriteFactor
Definition: sinic.hh:246
Port
Ports are used to interface objects to each other.
Definition: port.hh:56
Sinic
Definition: sinic.cc:48
Sinic::Base
Definition: sinic.hh:47
Sinic::Device::RxState
RxState
Receive State Machine States.
Definition: sinic.hh:87
Sinic::Device::dmaWriteDelay
Tick dmaWriteDelay
Definition: sinic.hh:245
Sinic::Base::cpuIntrPending
bool cpuIntrPending() const
Definition: sinic.cc:549
Sinic::Device::rxKick
void rxKick()
Definition: sinic.cc:681
Sinic::Device::txPacketOffset
int txPacketOffset
Definition: sinic.hh:183
Sinic::Device::txBeginCopy
@ txBeginCopy
Definition: sinic.hh:99
Sinic::Device::getPort
Port & getPort(const std::string &if_name, PortID idx=InvalidPortID) override
Get a port with a given name and index.
Definition: sinic.cc:122
Sinic::Base::intrTick
Tick intrTick
Definition: sinic.hh:55
Sinic::Device::txEventTransmit
void txEventTransmit()
Definition: sinic.hh:202
Sinic::Device::DeviceStats::totalVnicDistance
Stats::Scalar totalVnicDistance
Definition: sinic.hh:277
Sinic::Device::devIntrPost
void devIntrPost(uint32_t interrupts)
Interrupt management.
Definition: sinic.cc:395
Sinic::Device::RxStatus
uint64_t RxStatus
Definition: sinic.hh:129
Addr
uint64_t Addr
Address type This will probably be moved somewhere else in the near future.
Definition: types.hh:148
Sinic::Device::TxState
TxState
Transmit State Machine states.
Definition: sinic.hh:96
Sinic::Device::prepareWrite
void prepareWrite(ContextID cpu, int index)
Definition: sinic.cc:185
PacketFifo::iterator
fifo_list::iterator iterator
Definition: pktfifo.hh:81
Sinic::Device::rxDmaDone
void rxDmaDone()
DMA parameters.
Definition: sinic.cc:665
Sinic::Device::VirtualReg::rxUnique
Counter rxUnique
Definition: sinic.hh:143
Sinic::Device::prepareRead
void prepareRead(ContextID cpu, int index)
Definition: sinic.cc:144
Sinic::Base::PARAMS
PARAMS(Sinic)
Construction/Destruction/Parameters.
Sinic::Device::transmit
void transmit()
Retransmit event.
Definition: sinic.cc:951
Sinic::Device::RxMaxCopy
uint32_t RxMaxCopy
Definition: sinic.hh:110
Sinic::Base::cpuIntrEnable
bool cpuIntrEnable
Definition: sinic.hh:56
Sinic::Device
Definition: sinic.hh:83
Sinic::Device::VirtualReg::RxDone
uint64_t RxDone
Definition: sinic.hh:134
Sinic::Device::sinicDeviceStats
Sinic::Device::DeviceStats sinicDeviceStats
Sinic::Device::rxCopy
@ rxCopy
Definition: sinic.hh:91
Sinic::Device::txList
VirtualList txList
Definition: sinic.hh:159
Sinic::Base::intrEvent
EventFunctionWrapper * intrEvent
Definition: sinic.hh:62
Sinic::Device::TxWait
uint64_t TxWait
Definition: sinic.hh:127
Sinic::Device::VirtualReg::VirtualReg
VirtualReg()
Definition: sinic.hh:146
Sinic::Device::reset
void reset()
Definition: sinic.cc:595
Sinic::Device::rxFilter
bool rxFilter(const EthPacketPtr &packet)
receive address filter
Definition: sinic.cc:1128
Sinic::Device::regData64
uint64_t & regData64(Addr daddr)
Definition: sinic.hh:167
EthPacketPtr
std::shared_ptr< EthPacketData > EthPacketPtr
Definition: etherpkt.hh:87
EtherInt::name
const std::string & name() const
Return port name (for DPRINTF).
Definition: etherint.hh:59
Sinic::Device::VirtualReg::TxDone
uint64_t TxDone
Definition: sinic.hh:136
Sinic::Device::recvPacket
bool recvPacket(EthPacketPtr packet)
device ethernet interface
Definition: sinic.cc:1139
Sinic::Device::rxUnique
Counter rxUnique
Definition: sinic.hh:153
Sinic::Device::VirtualRegs
std::vector< VirtualReg > VirtualRegs
Definition: sinic.hh:151
Sinic::Device::txDmaEvent
EventFunctionWrapper txDmaEvent
Definition: sinic.hh:241
Sinic::Device::TxMaxCopy
uint32_t TxMaxCopy
Definition: sinic.hh:111
Sinic::Device::regData32
uint32_t & regData32(Addr daddr)
Definition: sinic.hh:166
Sinic::Device::txCopyDone
@ txCopyDone
Definition: sinic.hh:101
Sinic::Device::RxMaxIntr
uint32_t RxMaxIntr
Definition: sinic.hh:115
Stats::Formula
A formula for statistics that is calculated when printed.
Definition: statistics.hh:2538
Packet
A Packet is used to encapsulate a transfer between two objects in the memory system (e....
Definition: packet.hh:258
Stats::Group
Statistics container.
Definition: group.hh:87
Sinic::Base::unserialize
void unserialize(CheckpointIn &cp) override
Unserialize an object.
Definition: sinic.cc:1213
Sinic::Device::command
void command(uint32_t command)
Definition: sinic.cc:585
Sinic::Device::dmaReadDelay
Tick dmaReadDelay
Definition: sinic.hh:243
Sinic::Device::VirtualReg::TxData
uint64_t TxData
Definition: sinic.hh:135
Sinic::Device::rxBusy
VirtualList rxBusy
Definition: sinic.hh:157
Sinic::Base::cpuIntrClear
void cpuIntrClear()
Definition: sinic.cc:530
Sinic::Device::TxFifoHigh
uint32_t TxFifoHigh
Definition: sinic.hh:121
pktfifo.hh
Sinic::Interface
Definition: sinic.hh:304
etherpkt.hh
Sinic::Device::txDmaData
uint8_t * txDmaData
Definition: sinic.hh:186
CheckpointOut
std::ostream CheckpointOut
Definition: serialize.hh:64
Sinic::Device::rxBeginCopy
@ rxBeginCopy
Definition: sinic.hh:90
Sinic::Device::RxData
uint64_t RxData
Definition: sinic.hh:122
Sinic::Device::rxLow
bool rxLow
Definition: sinic.hh:174
Sinic::Device::rxFifoBlock
@ rxFifoBlock
Definition: sinic.hh:89
Sinic::Device::VirtualReg
Definition: sinic.hh:132
etherdevice.hh
Sinic::Device::VirtualReg::RxData
uint64_t RxData
Definition: sinic.hh:133
Sinic::Device::rxKickTick
Tick rxKickTick
Definition: sinic.hh:193
EtherDevBase
Dummy class to keep the Python class hierarchy in sync with the C++ object hierarchy.
Definition: etherdevice.hh:140
Sinic::Device::regs
struct Sinic::Device::@90 regs
device register file
Sinic::Device::DeviceStats
Statistics.
Definition: sinic.hh:273
Sinic::Device::rxList
VirtualList rxList
Definition: sinic.hh:156
Sinic::Device::virtualRegs
VirtualRegs virtualRegs
Definition: sinic.hh:155
MipsISA::p
Bitfield< 0 > p
Definition: pra_constants.hh:323
std::list< unsigned >
Sinic::Device::serialize
void serialize(CheckpointOut &cp) const override
Serialization stuff.
Definition: sinic.cc:1237
Sinic::Device::txIdle
@ txIdle
Definition: sinic.hh:97
Sinic::Base::cpuIntrAck
void cpuIntrAck()
Definition: sinic.hh:66
inet.hh
Sinic::Device::~Device
~Device()
Definition: sinic.cc:96
Sinic::Base::cpuInterrupt
void cpuInterrupt()
Definition: sinic.cc:507
CheckpointIn
Definition: serialize.hh:68
Sinic::Device::txDump
void txDump() const
Sinic::Device::regData8
uint8_t & regData8(Addr daddr)
Definition: sinic.hh:165
Sinic::Device::RxFifoHigh
uint32_t RxFifoHigh
Definition: sinic.hh:120
Sinic::Device::DeviceStats::_maxVnicDistance
int _maxVnicDistance
Definition: sinic.hh:282
Sinic::Device::Device
Device(const Params &p)
Definition: sinic.cc:80
DmaDevice::Params
DmaDeviceParams Params
Definition: dma_device.hh:206
Sinic::Device::rxFifoPtr
PacketFifo::iterator rxFifoPtr
Definition: sinic.hh:172
Sinic::Device::VirtualCount
uint32_t VirtualCount
Definition: sinic.hh:114
Sinic::Device::txState
TxState txState
Definition: sinic.hh:179
Sinic::Device::IntrMask
uint32_t IntrMask
Definition: sinic.hh:109
Sinic::Device::TxFifoSize
uint32_t TxFifoSize
Definition: sinic.hh:117
Sinic::Interface::recvPacket
virtual bool recvPacket(EthPacketPtr pkt)
Definition: sinic.hh:314
eventq.hh

Generated on Tue Mar 23 2021 19:41:26 for gem5 by doxygen 1.8.17