gem5  v21.0.0.0
All Classes Namespaces Files Functions Variables Typedefs Enumerations Enumerator Friends Macros Modules Pages
smmu_v3_proc.cc
Go to the documentation of this file.
1 /*
2  * Copyright (c) 2013, 2018-2019 ARM Limited
3  * All rights reserved
4  *
5  * The license below extends only to copyright in the software and shall
6  * not be construed as granting a license to any other intellectual
7  * property including but not limited to intellectual property relating
8  * to a hardware implementation of the functionality of the software
9  * licensed hereunder. You may use the software subject to the license
10  * terms below provided that you ensure that this notice is replicated
11  * unmodified and in its entirety in all distributions of the software,
12  * modified or unmodified, in source code or in binary form.
13  *
14  * Redistribution and use in source and binary forms, with or without
15  * modification, are permitted provided that the following conditions are
16  * met: redistributions of source code must retain the above copyright
17  * notice, this list of conditions and the following disclaimer;
18  * redistributions in binary form must reproduce the above copyright
19  * notice, this list of conditions and the following disclaimer in the
20  * documentation and/or other materials provided with the distribution;
21  * neither the name of the copyright holders nor the names of its
22  * contributors may be used to endorse or promote products derived from
23  * this software without specific prior written permission.
24  *
25  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
26  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
27  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
28  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
29  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
30  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
31  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
32  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
33  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
34  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
35  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
36  */
37 
38 #include "dev/arm/smmu_v3_proc.hh"
39 
40 #include <cassert>
41 #include <functional>
42 
43 #include "dev/arm/smmu_v3.hh"
44 #include "sim/system.hh"
45 
46 SMMUProcess::SMMUProcess(const std::string &name, SMMUv3 &_smmu) :
47  coroutine(NULL),
48  myName(name),
49  smmu(_smmu)
50 {}
51 
53 {
54  delete coroutine;
55 }
56 
57 void
59 {
60  smmu.runProcess(this, NULL);
61 }
62 
63 void
65 {
66  delete coroutine;
67  coroutine = new Coroutine(
68  std::bind(&SMMUProcess::main, this, std::placeholders::_1));
69 }
70 
71 void
72 SMMUProcess::doRead(Yield &yield, Addr addr, void *ptr, size_t size)
73 {
75  doDelay(yield, Cycles(1)); // request - assume 1 cycle
77 
78  SMMUAction a;
79  a.type = ACTION_SEND_REQ;
80 
81  RequestPtr req = std::make_shared<Request>(
82  addr, size, 0, smmu.requestorId);
83 
84  req->taskId(ContextSwitchTaskId::DMA);
85 
86  a.pkt = new Packet(req, MemCmd::ReadReq);
87  a.pkt->dataStatic(ptr);
88 
89  a.delay = 0;
90 
91  PacketPtr pkt = yield(a).get();
92 
93  assert(pkt);
94  // >= because we may get the whole cache line
95  assert(pkt->getSize() >= size);
96 
97  delete pkt;
98 }
99 
100 void
101 SMMUProcess::doWrite(Yield &yield, Addr addr, const void *ptr, size_t size)
102 {
103  unsigned nbeats = (size + (smmu.requestPortWidth-1))
105 
107  doDelay(yield, Cycles(nbeats));
109 
110 
111  SMMUAction a;
112  a.type = ACTION_SEND_REQ;
113 
114  RequestPtr req = std::make_shared<Request>(
115  addr, size, 0, smmu.requestorId);
116 
117  req->taskId(ContextSwitchTaskId::DMA);
118 
119  a.pkt = new Packet(req, MemCmd::WriteReq);
120  a.pkt->dataStatic(ptr);
121 
122  PacketPtr pkt = yield(a).get();
123 
124  delete pkt;
125 }
126 
127 void
129 {
130  if (smmu.system.isTimingMode())
131  scheduleWakeup(smmu.clockEdge(cycles));
132 
133  SMMUAction a;
134  a.type = ACTION_DELAY;
135  a.delay = cycles * smmu.clockPeriod();
136  yield(a);
137 }
138 
139 void
141 {
142  SMMUAction a;
143  a.type = ACTION_SLEEP;
144  yield(a);
145 }
146 
147 void
149 {
150  while (sem.count == 0) {
151  sem.queue.push(this);
152  doSleep(yield);
153  }
154 
155  sem.count--;
156  return;
157 }
158 
159 void
161 {
162  sem.count++;
163  if (!sem.queue.empty()) {
164  SMMUProcess *next_proc = sem.queue.front();
165  sem.queue.pop();
166 
167  // Schedule event in the current tick instead of
168  // calling the function directly to avoid overflowing
169  // the stack in this coroutine.
170  next_proc->scheduleWakeup(curTick());
171  }
172 }
173 
174 void
176 {
177  sig.waiting.push_back(this);
178  doSleep(yield);
179 }
180 
181 void
183 {
184  if (!sig.waiting.empty()) {
185  for (auto it : sig.waiting) {
186  // Schedule event in the current tick instead of
187  // calling the function directly to avoid overflowing
188  // the stack in this coroutine.
189  it->scheduleWakeup(curTick());
190  }
191 
192  sig.waiting.clear();
193  }
194 }
195 
196 void
198 {
199  auto *ep = new EventWrapper<
200  SMMUProcess, &SMMUProcess::wakeup> (this, true);
201 
202  smmu.schedule(ep, when);
203 }
204 
207 {
208  assert(coroutine != NULL);
209  assert(*coroutine);
210  return (*coroutine)(pkt).get();
211 }
MipsISA::ep
Bitfield< 1 > ep
Definition: pra_constants.hh:243
system.hh
System::isTimingMode
bool isTimingMode() const
Is the system in timing mode?
Definition: system.hh:264
SMMUProcess::SMMUProcess
SMMUProcess(const std::string &name, SMMUv3 &_smmu)
Definition: smmu_v3_proc.cc:46
SMMUProcess::doSleep
void doSleep(Yield &yield)
Definition: smmu_v3_proc.cc:140
m5::Coroutine::CallerType
CallerType: A reference to an object of this class will be passed to the coroutine task.
Definition: coroutine.hh:83
SMMUProcess
Definition: smmu_v3_proc.hh:93
SMMUProcess::wakeup
void wakeup()
Definition: smmu_v3_proc.cc:58
EventWrapper
Definition: eventq.hh:1081
MemCmd::ReadReq
@ ReadReq
Definition: packet.hh:83
SMMUProcess::main
virtual void main(Yield &yield)=0
Tick
uint64_t Tick
Tick count type.
Definition: types.hh:59
SMMUv3::runProcess
SMMUAction runProcess(SMMUProcess *proc, PacketPtr pkt)
Definition: smmu_v3.cc:221
RequestPtr
std::shared_ptr< Request > RequestPtr
Definition: request.hh:86
SMMUProcess::run
SMMUAction run(PacketPtr pkt)
Definition: smmu_v3_proc.cc:206
ACTION_SLEEP
@ ACTION_SLEEP
Definition: smmu_v3_proc.hh:62
Packet::getSize
unsigned getSize() const
Definition: packet.hh:765
ContextSwitchTaskId::DMA
@ DMA
Definition: request.hh:78
MemCmd::WriteReq
@ WriteReq
Definition: packet.hh:86
SMMUProcess::doBroadcastSignal
void doBroadcastSignal(SMMUSignal &sig)
Definition: smmu_v3_proc.cc:182
ACTION_DELAY
@ ACTION_DELAY
Definition: smmu_v3_proc.hh:61
SMMUProcess::doWrite
void doWrite(Yield &yield, Addr addr, const void *ptr, size_t size)
Definition: smmu_v3_proc.cc:101
EventManager::schedule
void schedule(Event &event, Tick when)
Definition: eventq.hh:1016
ArmISA::a
Bitfield< 8 > a
Definition: miscregs_types.hh:62
SMMUv3::requestorId
const RequestorID requestorId
Definition: smmu_v3.hh:91
SMMUProcess::reinit
void reinit()
Definition: smmu_v3_proc.cc:64
SMMUAction
Definition: smmu_v3_proc.hh:66
Clocked::clockEdge
Tick clockEdge(Cycles cycles=Cycles(0)) const
Determine the tick when a cycle begins, by default the current one, but the argument also enables the...
Definition: clocked_object.hh:174
SMMUProcess::doRead
void doRead(Yield &yield, Addr addr, void *ptr, size_t size)
Definition: smmu_v3_proc.cc:72
SMMUProcess::scheduleWakeup
void scheduleWakeup(Tick when)
Definition: smmu_v3_proc.cc:197
SMMUProcess::doSemaphoreUp
void doSemaphoreUp(SMMUSemaphore &sem)
Definition: smmu_v3_proc.cc:160
SMMUv3::requestPortWidth
const unsigned requestPortWidth
Definition: smmu_v3.hh:113
SMMUSemaphore::queue
std::queue< SMMUProcess * > queue
Definition: smmu_v3_proc.hh:85
SMMUv3::system
const System & system
Definition: smmu_v3.hh:90
ProbePoints::Packet
ProbePointArg< PacketInfo > Packet
Packet probe point.
Definition: mem.hh:103
SMMUProcess::~SMMUProcess
virtual ~SMMUProcess()
Definition: smmu_v3_proc.cc:52
Addr
uint64_t Addr
Address type This will probably be moved somewhere else in the near future.
Definition: types.hh:148
name
const std::string & name()
Definition: trace.cc:48
Clocked::clockPeriod
Tick clockPeriod() const
Definition: clocked_object.hh:214
SMMUProcess::coroutine
Coroutine * coroutine
Definition: smmu_v3_proc.hh:98
X86ISA::addr
Bitfield< 3 > addr
Definition: types.hh:80
ACTION_SEND_REQ
@ ACTION_SEND_REQ
Definition: smmu_v3_proc.hh:57
smmu_v3_proc.hh
SMMUv3::requestPortSem
SMMUSemaphore requestPortSem
Definition: smmu_v3.hh:121
smmu_v3.hh
SMMUSignal
Definition: smmu_v3_proc.hh:88
m5::Coroutine::CallerType::get
std::enable_if_t<!std::is_same< T, void >::value, T > get()
get() is the way we can extrapolate arguments from the coroutine caller.
Definition: coroutine.hh:140
SMMUProcess::smmu
SMMUv3 & smmu
Definition: smmu_v3_proc.hh:106
Packet
A Packet is used to encapsulate a transfer between two objects in the memory system (e....
Definition: packet.hh:258
SMMUProcess::doSemaphoreDown
void doSemaphoreDown(Yield &yield, SMMUSemaphore &sem)
Definition: smmu_v3_proc.cc:148
SMMUSemaphore::count
unsigned count
Definition: smmu_v3_proc.hh:83
Cycles
Cycles is a wrapper class for representing cycle counts, i.e.
Definition: types.hh:79
SMMUv3
Definition: smmu_v3.hh:81
curTick
Tick curTick()
The universal simulation clock.
Definition: cur_tick.hh:43
SMMUProcess::Coroutine
m5::Coroutine< PacketPtr, SMMUAction > Coroutine
Definition: smmu_v3_proc.hh:96
SMMUSemaphore
Definition: smmu_v3_proc.hh:77
SMMUProcess::doDelay
void doDelay(Yield &yield, Cycles cycles)
Definition: smmu_v3_proc.cc:128
SMMUProcess::doWaitForSignal
void doWaitForSignal(Yield &yield, SMMUSignal &sig)
Definition: smmu_v3_proc.cc:175
SMMUSignal::waiting
std::list< SMMUProcess * > waiting
Definition: smmu_v3_proc.hh:90

Generated on Tue Mar 23 2021 19:41:26 for gem5 by doxygen 1.8.17