gem5 v24.0.0.0
Loading...
Searching...
No Matches
gem5::VegaISA::Inst_MUBUF__BUFFER_ATOMIC_DEC_X2 Class Reference

#include <instructions.hh>

Inheritance diagram for gem5::VegaISA::Inst_MUBUF__BUFFER_ATOMIC_DEC_X2:
gem5::VegaISA::Inst_MUBUF gem5::VegaISA::VEGAGPUStaticInst gem5::GPUStaticInst

Public Member Functions

 Inst_MUBUF__BUFFER_ATOMIC_DEC_X2 (InFmt_MUBUF *)
 
 ~Inst_MUBUF__BUFFER_ATOMIC_DEC_X2 ()
 
int getNumOperands () override
 
int numDstRegOperands () override
 
int numSrcRegOperands () override
 
int getOperandSize (int opIdx) override
 
void execute (GPUDynInstPtr) override
 
- Public Member Functions inherited from gem5::VegaISA::Inst_MUBUF
 Inst_MUBUF (InFmt_MUBUF *, const std::string &opcode)
 
 ~Inst_MUBUF ()
 
int instSize () const override
 
void generateDisassembly () override
 
void initOperandInfo () override
 
- Public Member Functions inherited from gem5::VegaISA::VEGAGPUStaticInst
 VEGAGPUStaticInst (const std::string &opcode)
 
 ~VEGAGPUStaticInst ()
 
void generateDisassembly () override
 
bool isFlatScratchRegister (int opIdx) override
 
bool isExecMaskRegister (int opIdx) override
 
void initOperandInfo () override
 
int getOperandSize (int opIdx) override
 
int coalescerTokenCount () const override
 Return the number of tokens needed by the coalescer.
 
ScalarRegU32 srcLiteral () const override
 
- Public Member Functions inherited from gem5::GPUStaticInst
 GPUStaticInst (const std::string &opcode)
 
virtual ~GPUStaticInst ()
 
void instAddr (int inst_addr)
 
int instAddr () const
 
int nextInstAddr () const
 
void instNum (int num)
 
int instNum ()
 
void ipdInstNum (int num)
 
int ipdInstNum () const
 
void initDynOperandInfo (Wavefront *wf, ComputeUnit *cu)
 
const std::string & disassemble ()
 
int numSrcVecOperands ()
 
int numDstVecOperands ()
 
int numSrcVecDWords ()
 
int numDstVecDWords ()
 
int numSrcScalarOperands ()
 
int numDstScalarOperands ()
 
int numSrcScalarDWords ()
 
int numDstScalarDWords ()
 
int maxOperandSize ()
 
bool isALU () const
 
bool isBranch () const
 
bool isCondBranch () const
 
bool isNop () const
 
bool isReturn () const
 
bool isEndOfKernel () const
 
bool isKernelLaunch () const
 
bool isSDWAInst () const
 
bool isDPPInst () const
 
bool isUnconditionalJump () const
 
bool isSpecialOp () const
 
bool isWaitcnt () const
 
bool isSleep () const
 
bool isBarrier () const
 
bool isMemSync () const
 
bool isMemRef () const
 
bool isFlat () const
 
bool isFlatGlobal () const
 
bool isFlatScratch () const
 
bool isLoad () const
 
bool isStore () const
 
bool isAtomic () const
 
bool isAtomicNoRet () const
 
bool isAtomicRet () const
 
bool isScalar () const
 
bool readsSCC () const
 
bool writesSCC () const
 
bool readsVCC () const
 
bool writesVCC () const
 
bool readsEXEC () const
 
bool writesEXEC () const
 
bool readsMode () const
 
bool writesMode () const
 
bool ignoreExec () const
 
bool isAtomicAnd () const
 
bool isAtomicOr () const
 
bool isAtomicXor () const
 
bool isAtomicCAS () const
 
bool isAtomicExch () const
 
bool isAtomicAdd () const
 
bool isAtomicSub () const
 
bool isAtomicInc () const
 
bool isAtomicDec () const
 
bool isAtomicMax () const
 
bool isAtomicMin () const
 
bool isArgLoad () const
 
bool isGlobalMem () const
 
bool isLocalMem () const
 
bool isArgSeg () const
 
bool isGlobalSeg () const
 
bool isGroupSeg () const
 
bool isKernArgSeg () const
 
bool isPrivateSeg () const
 
bool isReadOnlySeg () const
 
bool isSpillSeg () const
 
bool isGloballyCoherent () const
 Coherence domain of a memory instruction.
 
bool isSystemCoherent () const
 
bool isI8 () const
 
bool isF16 () const
 
bool isF32 () const
 
bool isF64 () const
 
bool isFMA () const
 
bool isMAC () const
 
bool isMAD () const
 
bool isMFMA () const
 
virtual void initiateAcc (GPUDynInstPtr gpuDynInst)
 
virtual void completeAcc (GPUDynInstPtr gpuDynInst)
 
virtual uint32_t getTargetPc ()
 
void setFlag (Flags flag)
 
const std::string & opcode () const
 
const std::vector< OperandInfo > & srcOperands () const
 
const std::vector< OperandInfo > & dstOperands () const
 
const std::vector< OperandInfo > & srcVecRegOperands () const
 
const std::vector< OperandInfo > & dstVecRegOperands () const
 
const std::vector< OperandInfo > & srcScalarRegOperands () const
 
const std::vector< OperandInfo > & dstScalarRegOperands () const
 

Additional Inherited Members

- Public Types inherited from gem5::GPUStaticInst
enum  OpType { SRC_VEC , SRC_SCALAR , DST_VEC , DST_SCALAR }
 
typedef int(RegisterManager::* MapRegFn) (Wavefront *, int)
 
- Public Attributes inherited from gem5::GPUStaticInst
enums::StorageClassType executed_as
 
- Static Public Attributes inherited from gem5::GPUStaticInst
static uint64_t dynamic_id_count
 
- Protected Member Functions inherited from gem5::VegaISA::Inst_MUBUF
template<typename T >
void initMemRead (GPUDynInstPtr gpuDynInst)
 
template<int N>
void initMemRead (GPUDynInstPtr gpuDynInst)
 
template<typename T >
void initMemWrite (GPUDynInstPtr gpuDynInst)
 
template<int N>
void initMemWrite (GPUDynInstPtr gpuDynInst)
 
template<typename T >
void initAtomicAccess (GPUDynInstPtr gpuDynInst)
 
void injectGlobalMemFence (GPUDynInstPtr gpuDynInst)
 
template<typename VOFF , typename VIDX , typename SRSRC , typename SOFF >
void calcAddr (GPUDynInstPtr gpuDynInst, VOFF v_off, VIDX v_idx, SRSRC s_rsrc_desc, SOFF s_offset, int inst_offset)
 MUBUF insructions calculate their addresses as follows:
 
- Protected Member Functions inherited from gem5::VegaISA::VEGAGPUStaticInst
void panicUnimplemented () const
 
- Protected Attributes inherited from gem5::VegaISA::Inst_MUBUF
InFmt_MUBUF instData
 
InFmt_MUBUF_1 extData
 
VectorMask oobMask
 
- Protected Attributes inherited from gem5::VegaISA::VEGAGPUStaticInst
ScalarRegU32 _srcLiteral
 if the instruction has a src literal - an immediate value that is part of the instruction stream - we store that here
 
- Protected Attributes inherited from gem5::GPUStaticInst
const std::string _opcode
 
std::string disassembly
 
int _instNum
 
int _instAddr
 
std::vector< OperandInfosrcOps
 
std::vector< OperandInfodstOps
 

Detailed Description

Definition at line 38405 of file instructions.hh.

Constructor & Destructor Documentation

◆ Inst_MUBUF__BUFFER_ATOMIC_DEC_X2()

gem5::VegaISA::Inst_MUBUF__BUFFER_ATOMIC_DEC_X2::Inst_MUBUF__BUFFER_ATOMIC_DEC_X2 ( InFmt_MUBUF * iFmt)

◆ ~Inst_MUBUF__BUFFER_ATOMIC_DEC_X2()

gem5::VegaISA::Inst_MUBUF__BUFFER_ATOMIC_DEC_X2::~Inst_MUBUF__BUFFER_ATOMIC_DEC_X2 ( )

Definition at line 2980 of file mubuf.cc.

Member Function Documentation

◆ execute()

void gem5::VegaISA::Inst_MUBUF__BUFFER_ATOMIC_DEC_X2::execute ( GPUDynInstPtr gpuDynInst)
overridevirtual

Implements gem5::GPUStaticInst.

Definition at line 2991 of file mubuf.cc.

References gem5::VegaISA::VEGAGPUStaticInst::panicUnimplemented().

◆ getNumOperands()

int gem5::VegaISA::Inst_MUBUF__BUFFER_ATOMIC_DEC_X2::getNumOperands ( )
inlineoverridevirtual

Implements gem5::GPUStaticInst.

Definition at line 38412 of file instructions.hh.

References numDstRegOperands(), and numSrcRegOperands().

◆ getOperandSize()

int gem5::VegaISA::Inst_MUBUF__BUFFER_ATOMIC_DEC_X2::getOperandSize ( int opIdx)
inlineoverridevirtual

Implements gem5::GPUStaticInst.

Definition at line 38421 of file instructions.hh.

References fatal.

◆ numDstRegOperands()

int gem5::VegaISA::Inst_MUBUF__BUFFER_ATOMIC_DEC_X2::numDstRegOperands ( )
inlineoverridevirtual

Implements gem5::GPUStaticInst.

Definition at line 38417 of file instructions.hh.

Referenced by getNumOperands().

◆ numSrcRegOperands()

int gem5::VegaISA::Inst_MUBUF__BUFFER_ATOMIC_DEC_X2::numSrcRegOperands ( )
inlineoverridevirtual

Implements gem5::GPUStaticInst.

Definition at line 38418 of file instructions.hh.

Referenced by getNumOperands().


The documentation for this class was generated from the following files:

Generated on Tue Jun 18 2024 16:24:31 for gem5 by doxygen 1.11.0