gem5 v24.0.0.0
|
#include <gpu_decoder.hh>
Public Attributes | |
unsigned int | SSRC0: 8 |
unsigned int | SSRC1: 8 |
unsigned int | OP: 7 |
unsigned int | ENCODING: 9 |
Definition at line 1838 of file gpu_decoder.hh.
unsigned int gem5::VegaISA::InFmt_SOPC::ENCODING |
Definition at line 1842 of file gpu_decoder.hh.
unsigned int gem5::VegaISA::InFmt_SOPC::OP |
Definition at line 1841 of file gpu_decoder.hh.
Referenced by gem5::VegaISA::Decoder::subDecode_OP_SOPC().
unsigned int gem5::VegaISA::InFmt_SOPC::SSRC0 |
Definition at line 1839 of file gpu_decoder.hh.
Referenced by gem5::VegaISA::Inst_SOPC__S_BITCMP0_B32::execute(), gem5::VegaISA::Inst_SOPC__S_BITCMP0_B64::execute(), gem5::VegaISA::Inst_SOPC__S_BITCMP1_B32::execute(), gem5::VegaISA::Inst_SOPC__S_BITCMP1_B64::execute(), gem5::VegaISA::Inst_SOPC__S_CMP_EQ_I32::execute(), gem5::VegaISA::Inst_SOPC__S_CMP_EQ_U32::execute(), gem5::VegaISA::Inst_SOPC__S_CMP_EQ_U64::execute(), gem5::VegaISA::Inst_SOPC__S_CMP_GE_I32::execute(), gem5::VegaISA::Inst_SOPC__S_CMP_GE_U32::execute(), gem5::VegaISA::Inst_SOPC__S_CMP_GT_I32::execute(), gem5::VegaISA::Inst_SOPC__S_CMP_GT_U32::execute(), gem5::VegaISA::Inst_SOPC__S_CMP_LE_I32::execute(), gem5::VegaISA::Inst_SOPC__S_CMP_LE_U32::execute(), gem5::VegaISA::Inst_SOPC__S_CMP_LG_I32::execute(), gem5::VegaISA::Inst_SOPC__S_CMP_LG_U32::execute(), gem5::VegaISA::Inst_SOPC__S_CMP_LG_U64::execute(), gem5::VegaISA::Inst_SOPC__S_CMP_LT_I32::execute(), gem5::VegaISA::Inst_SOPC__S_CMP_LT_U32::execute(), gem5::VegaISA::Inst_SOPC::generateDisassembly(), gem5::VegaISA::Inst_SOPC::hasSecondDword(), and gem5::VegaISA::Inst_SOPC::initOperandInfo().
unsigned int gem5::VegaISA::InFmt_SOPC::SSRC1 |
Definition at line 1840 of file gpu_decoder.hh.
Referenced by gem5::VegaISA::Inst_SOPC__S_BITCMP0_B32::execute(), gem5::VegaISA::Inst_SOPC__S_BITCMP0_B64::execute(), gem5::VegaISA::Inst_SOPC__S_BITCMP1_B32::execute(), gem5::VegaISA::Inst_SOPC__S_BITCMP1_B64::execute(), gem5::VegaISA::Inst_SOPC__S_CMP_EQ_I32::execute(), gem5::VegaISA::Inst_SOPC__S_CMP_EQ_U32::execute(), gem5::VegaISA::Inst_SOPC__S_CMP_EQ_U64::execute(), gem5::VegaISA::Inst_SOPC__S_CMP_GE_I32::execute(), gem5::VegaISA::Inst_SOPC__S_CMP_GE_U32::execute(), gem5::VegaISA::Inst_SOPC__S_CMP_GT_I32::execute(), gem5::VegaISA::Inst_SOPC__S_CMP_GT_U32::execute(), gem5::VegaISA::Inst_SOPC__S_CMP_LE_I32::execute(), gem5::VegaISA::Inst_SOPC__S_CMP_LE_U32::execute(), gem5::VegaISA::Inst_SOPC__S_CMP_LG_I32::execute(), gem5::VegaISA::Inst_SOPC__S_CMP_LG_U32::execute(), gem5::VegaISA::Inst_SOPC__S_CMP_LG_U64::execute(), gem5::VegaISA::Inst_SOPC__S_CMP_LT_I32::execute(), gem5::VegaISA::Inst_SOPC__S_CMP_LT_U32::execute(), gem5::VegaISA::Inst_SOPC::generateDisassembly(), gem5::VegaISA::Inst_SOPC::hasSecondDword(), and gem5::VegaISA::Inst_SOPC::initOperandInfo().