gem5  v21.0.1.0
All Classes Namespaces Files Functions Variables Typedefs Enumerations Enumerator Friends Macros Modules Pages
clock_domain.cc
Go to the documentation of this file.
1 /*
2  * Copyright (c) 2013-2014, 2019 ARM Limited
3  * Copyright (c) 2013 Cornell University
4  * All rights reserved
5  *
6  * The license below extends only to copyright in the software and shall
7  * not be construed as granting a license to any other intellectual
8  * property including but not limited to intellectual property relating
9  * to a hardware implementation of the functionality of the software
10  * licensed hereunder. You may use the software subject to the license
11  * terms below provided that you ensure that this notice is replicated
12  * unmodified and in its entirety in all distributions of the software,
13  * modified or unmodified, in source code or in binary form.
14  *
15  * Redistribution and use in source and binary forms, with or without
16  * modification, are permitted provided that the following conditions are
17  * met: redistributions of source code must retain the above copyright
18  * notice, this list of conditions and the following disclaimer;
19  * redistributions in binary form must reproduce the above copyright
20  * notice, this list of conditions and the following disclaimer in the
21  * documentation and/or other materials provided with the distribution;
22  * neither the name of the copyright holders nor the names of its
23  * contributors may be used to endorse or promote products derived from
24  * this software without specific prior written permission.
25  *
26  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
27  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
28  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
29  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
30  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
31  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
32  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
33  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
34  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
35  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
36  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
37  */
38 
39 #include "sim/clock_domain.hh"
40 
41 #include <algorithm>
42 #include <functional>
43 
44 #include "base/logging.hh"
45 #include "base/trace.hh"
46 #include "debug/ClockDomain.hh"
47 #include "params/ClockDomain.hh"
48 #include "params/DerivedClockDomain.hh"
49 #include "params/SrcClockDomain.hh"
50 #include "sim/clocked_object.hh"
51 #include "sim/serialize.hh"
52 #include "sim/voltage_domain.hh"
53 
55  : Stats::Group(&cd),
56  ADD_STAT(clock, UNIT_TICK, "Clock period in ticks")
57 {
58  // Expose the current clock period as a stat for observability in
59  // the dumps
60  clock.scalar(cd._clockPeriod);
61 }
62 
64  : SimObject(p),
65  _clockPeriod(0),
66  _voltageDomain(voltage_domain),
67  stats(*this)
68 {
69 }
70 
71 double
73 {
74  return _voltageDomain->voltage();
75 }
76 
78  ClockDomain(p, p.voltage_domain),
79  freqOpPoints(p.clock),
80  _domainID(p.domain_id),
81  _perfLevel(p.init_perf_level)
82 {
83  VoltageDomain *vdom = p.voltage_domain;
84 
85  fatal_if(freqOpPoints.empty(), "DVFS: Empty set of frequencies for "\
86  "domain %d %s\n", _domainID, name());
87 
88  fatal_if(!vdom, "DVFS: Empty voltage domain specified for "\
89  "domain %d %s\n", _domainID, name());
90 
91  fatal_if((vdom->numVoltages() > 1) &&
92  (vdom->numVoltages() != freqOpPoints.size()),
93  "DVFS: Number of frequency and voltage scaling points do "\
94  "not match: %d:%d ID: %d %s.\n", vdom->numVoltages(),
95  freqOpPoints.size(), _domainID, name());
96 
97  // Frequency (& voltage) points should be declared in descending order,
98  // NOTE: Frequency is inverted to ticks, so checking for ascending ticks
99  fatal_if(!std::is_sorted(freqOpPoints.begin(), freqOpPoints.end()),
100  "DVFS: Frequency operation points not in descending order for "\
101  "domain with ID %d\n", _domainID);
102 
103  fatal_if(_perfLevel >= freqOpPoints.size(), "DVFS: Initial DVFS point %d "\
104  "is outside of list for Domain ID: %d\n", _perfLevel, _domainID);
105 
107 
108  vdom->registerSrcClockDom(this);
109 }
110 
111 void
113 {
114  if (clock_period == 0) {
115  fatal("%s has a clock period of zero\n", name());
116  }
117 
118  // Align all members to the current tick
119  for (auto m = members.begin(); m != members.end(); ++m) {
120  (*m)->updateClockPeriod();
121  }
122 
123  _clockPeriod = clock_period;
124 
126  "Setting clock period to %d ticks for source clock %s\n",
127  _clockPeriod, name());
128 
129  // inform any derived clocks they need to updated their period
130  for (auto c = children.begin(); c != children.end(); ++c) {
131  (*c)->updateClockPeriod();
132  }
133 }
134 
135 void
137 {
138  assert(validPerfLevel(perf_level));
139 
140  if (perf_level == _perfLevel) {
141  // Silently ignore identical overwrites
142  return;
143  }
144 
145  DPRINTF(ClockDomain, "DVFS: Switching performance level of domain %s "\
146  "(id: %d) from %d to %d\n", name(), domainID(), _perfLevel,
147  perf_level);
148 
149  _perfLevel = perf_level;
150 
152 }
153 
155 {
156  // Signal the voltage domain that we have changed our perf level so that the
157  // voltage domain can recompute its performance level
159 
160  // Integrated switching of the actual clock value, too
162 }
163 
164 void
166 {
169 }
170 
171 void
173 {
176 }
177 
178 void
180 {
181  // Perform proper clock update when all related components have been
182  // created (i.e. after unserialization / object creation)
184 }
185 
187  ClockDomain(p, p.clk_domain->voltageDomain()),
188  parent(*p.clk_domain),
189  clockDivider(p.clk_divider)
190 {
191  // Ensure that clock divider setting works as frequency divider and never
192  // work as frequency multiplier
193  if (clockDivider < 1) {
194  fatal("Clock divider param cannot be less than 1");
195  }
196 
197  // let the parent keep track of this derived domain so that it can
198  // propagate changes
199  parent.addDerivedDomain(this);
200 
201  // update our clock period based on the parents clock
203 }
204 
205 void
207 {
208  // Align all members to the current tick
209  for (auto m = members.begin(); m != members.end(); ++m) {
210  (*m)->updateClockPeriod();
211  }
212 
213  // recalculate the clock period, relying on the fact that changes
214  // propagate downwards in the tree
216 
218  "Setting clock period to %d ticks for derived clock %s\n",
219  _clockPeriod, name());
220 
221  // inform any derived clocks
222  for (auto c = children.begin(); c != children.end(); ++c) {
223  (*c)->updateClockPeriod();
224  }
225 }
fatal
#define fatal(...)
This implements a cprintf based fatal() function.
Definition: logging.hh:183
Stats::ValueBase::scalar
Derived & scalar(T &value)
Definition: statistics.hh:713
voltage_domain.hh
serialize.hh
UNSERIALIZE_SCALAR
#define UNSERIALIZE_SCALAR(scalar)
Definition: serialize.hh:591
SrcClockDomain::freqOpPoints
const std::vector< Tick > freqOpPoints
List of possible frequency operational points, should be in descending order An empty list correspond...
Definition: clock_domain.hh:249
VoltageDomain::voltage
double voltage() const
Get the current voltage.
Definition: voltage_domain.hh:67
SrcClockDomain::perfLevel
PerfLevel perfLevel() const
Definition: clock_domain.hh:211
VoltageDomain::numVoltages
uint32_t numVoltages() const
Definition: voltage_domain.hh:84
ClockDomain::voltage
double voltage() const
Get the current voltage this clock domain operates at.
Definition: clock_domain.cc:72
UNIT_TICK
#define UNIT_TICK
Definition: units.hh:40
Tick
uint64_t Tick
Tick count type.
Definition: types.hh:59
DerivedClockDomain::updateClockPeriod
void updateClockPeriod()
Called by the parent clock domain to propagate changes.
Definition: clock_domain.cc:206
SrcClockDomain::validPerfLevel
bool validPerfLevel(PerfLevel perf_level) const
Checks whether the performance level requested exists in the current domain configuration.
Definition: clock_domain.hh:197
ClockDomain::_voltageDomain
VoltageDomain * _voltageDomain
Voltage domain this clock domain belongs to.
Definition: clock_domain.hh:81
SrcClockDomain::unserialize
void unserialize(CheckpointIn &cp) override
Unserialize an object.
Definition: clock_domain.cc:172
ClockDomain::stats
ClockDomain::ClockDomainStats stats
SimObject::unserialize
void unserialize(CheckpointIn &cp) override
Unserialize an object.
Definition: sim_object.hh:314
ClockDomain
The ClockDomain provides clock to group of clocked objects bundled under the same clock domain.
Definition: clock_domain.hh:68
SrcClockDomain::clkPeriodAtPerfLevel
Tick clkPeriodAtPerfLevel() const
Definition: clock_domain.hh:224
SrcClockDomain::domainID
uint32_t domainID() const
Definition: clock_domain.hh:186
SrcClockDomain::_perfLevel
PerfLevel _perfLevel
Current performance level the domain is set to.
Definition: clock_domain.hh:263
cp
Definition: cprintf.cc:37
SrcClockDomain::SrcClockDomain
SrcClockDomain(const Params &p)
Definition: clock_domain.cc:77
ClockDomain::members
std::vector< Clocked * > members
Pointers to members of this clock domain, so that when the clock period changes, we can update each m...
Definition: clock_domain.hh:93
VoltageDomain::registerSrcClockDom
void registerSrcClockDom(SrcClockDomain *src_clock_dom)
Register a SrcClockDomain with this voltage domain.
Definition: voltage_domain.hh:102
SrcClockDomain::_domainID
const uint32_t _domainID
Software recognizable id number for the domain, should be unique for each domain.
Definition: clock_domain.hh:255
DPRINTF
#define DPRINTF(x,...)
Definition: trace.hh:237
DerivedClockDomain::DerivedClockDomain
DerivedClockDomain(const Params &p)
Definition: clock_domain.cc:186
ADD_STAT
#define ADD_STAT(n,...)
Convenience macro to add a stat to a statistics group.
Definition: group.hh:71
VoltageDomain::sanitiseVoltages
bool sanitiseVoltages()
Recomputes the highest (fastest, i.e., numerically lowest) requested performance level of all associa...
Definition: voltage_domain.cc:80
ClockDomain::ClockDomainStats::ClockDomainStats
ClockDomainStats(ClockDomain &cd)
Definition: clock_domain.cc:54
ClockDomain::Params
ClockDomainParams Params
Definition: clock_domain.hh:97
VoltageDomain
A VoltageDomain is used to group clock domains that operate under the same voltage.
Definition: voltage_domain.hh:53
DerivedClockDomain::parent
ClockDomain & parent
Reference to the parent clock domain this clock domain derives its clock period from.
Definition: clock_domain.hh:293
SimObject::serialize
void serialize(CheckpointOut &cp) const override
Serialize an object.
Definition: sim_object.hh:313
ClockDomain::ClockDomainStats::clock
Stats::Value clock
Stat to report clock period of clock domain.
Definition: clock_domain.hh:150
SERIALIZE_SCALAR
#define SERIALIZE_SCALAR(scalar)
Definition: serialize.hh:584
ClockDomain::voltageDomain
VoltageDomain * voltageDomain() const
Get the voltage domain.
Definition: clock_domain.hh:124
clock_domain.hh
SimObject::name
virtual const std::string name() const
Definition: sim_object.hh:182
ClockDomain::addDerivedDomain
void addDerivedDomain(DerivedClockDomain *clock_domain)
Add a derived domain.
Definition: clock_domain.hh:139
SrcClockDomain::serialize
void serialize(CheckpointOut &cp) const override
Serialize an object.
Definition: clock_domain.cc:165
ClockDomain::children
std::vector< DerivedClockDomain * > children
Pointers to potential derived clock domains so we can propagate changes.
Definition: clock_domain.hh:87
clocked_object.hh
DerivedClockDomain::clockDivider
const uint64_t clockDivider
Local clock divider of the domain.
Definition: clock_domain.hh:298
ClockDomain::ClockDomain
ClockDomain(const Params &p, VoltageDomain *voltage_domain)
Definition: clock_domain.cc:63
logging.hh
CheckpointOut
std::ostream CheckpointOut
Definition: serialize.hh:64
SrcClockDomain::signalPerfLevelUpdate
void signalPerfLevelUpdate()
Inform other components about the changed performance level.
Definition: clock_domain.cc:154
ArmISA::c
Bitfield< 29 > c
Definition: miscregs_types.hh:50
Stats
Definition: statistics.cc:53
trace.hh
MipsISA::p
Bitfield< 0 > p
Definition: pra_constants.hh:323
ArmISA::cd
Bitfield< 32 > cd
Definition: miscregs_types.hh:248
fatal_if
#define fatal_if(cond,...)
Conditional fatal macro that checks the supplied condition and only causes a fatal error if the condi...
Definition: logging.hh:219
CheckpointIn
Definition: serialize.hh:68
ClockDomain::clockPeriod
Tick clockPeriod() const
Get the clock period.
Definition: clock_domain.hh:105
SrcClockDomain::PerfLevel
uint32_t PerfLevel
Definition: clock_domain.hh:188
ClockDomain::_clockPeriod
Tick _clockPeriod
Pre-computed clock period in ticks.
Definition: clock_domain.hh:76
ArmISA::m
Bitfield< 0 > m
Definition: miscregs_types.hh:389
SrcClockDomain::startup
void startup() override
startup() is the final initialization call before simulation.
Definition: clock_domain.cc:179
SimObject
Abstract superclass for simulation objects.
Definition: sim_object.hh:141

Generated on Tue Jun 22 2021 15:28:30 for gem5 by doxygen 1.8.17