gem5  v19.0.0.0
All Classes Namespaces Files Functions Variables Typedefs Enumerations Enumerator Friends Macros Modules Pages
Sequencer Member List

This is the complete list of members for Sequencer, including all inherited members.

_currPwrStateClockedObjectprotected
_paramsSimObjectprotected
addStat(Stats::Info *info)Stats::Group
addStatGroup(const char *name, Group *block)Stats::Group
checkCoherence(Addr address)Sequencer
ckptCountSerializablestatic
ckptMaxCountSerializablestatic
ckptPrevCountSerializablestatic
Clocked(ClockDomain &clk_domain)Clockedinlineprotected
Clocked(Clocked &)=deleteClockedprotected
clockEdge(Cycles cycles=Cycles(0)) constClockedinline
ClockedObject(const ClockedObjectParams *p)ClockedObject
clockPeriod() constClockedinline
clockPeriodUpdated()Clockedinlineprotectedvirtual
collateStats()Sequencer
computeStats()ClockedObject
coreId() constSequencerinline
curCycle() constClockedinline
currentSection()Serializablestatic
cyclesToTicks(Cycles c) constClockedinline
deadlockCheckEventSequencerprivate
deschedule(Event &event)EventManagerinline
deschedule(Event *event)EventManagerinline
descheduleDeadlockEvent()Sequencerinlinevirtual
drain() overrideRubyPortvirtual
Drainable()Drainableprotected
drainResume()Drainableinlineprotectedvirtual
drainState() constDrainableinline
empty() constSequencer
EventManager(EventManager &em)EventManagerinline
EventManager(EventManager *em)EventManagerinline
EventManager(EventQueue *eq)EventManagerinline
eventqEventManagerprotected
eventQueue() constEventManagerinline
evictionCallback(Addr address)Sequencer
find(const char *name)SimObjectstatic
frequency() constClockedinline
getFirstResponseToCompletionDelayHist(const MachineType t) constSequencerinline
getForwardRequestToFirstResponseHist(const MachineType t) constSequencerinline
getHitLatencyHist()Sequencerinline
getHitMachLatencyHist(uint32_t t)Sequencerinline
getHitTypeLatencyHist(uint32_t t)Sequencerinline
getHitTypeMachLatencyHist(uint32_t r, uint32_t t)Sequencerinline
getId()RubyPortinline
getIncompleteTimes(const MachineType t) constSequencerinline
getInitialToForwardDelayHist(const MachineType t) constSequencerinline
getIssueToInitialDelayHist(uint32_t t) constSequencerinline
getLatencyHist()Sequencerinline
getMissLatencyHist()Sequencerinline
getMissMachLatencyHist(uint32_t t) constSequencerinline
getMissTypeLatencyHist(uint32_t t)Sequencerinline
getMissTypeMachLatencyHist(uint32_t r, uint32_t t) constSequencerinline
getOutstandReqHist()Sequencerinline
getPort(const std::string &if_name, PortID idx=InvalidPortID) overrideRubyPortvirtual
getProbeManager()SimObject
getStatGroups() constStats::Group
getStats() constStats::Group
getTypeLatencyHist(uint32_t t)Sequencerinline
Group()=deleteStats::Group
Group(const Group &)=deleteStats::Group
Group(Group *parent, const char *name=nullptr)Stats::Group
handleLlsc(Addr address, SequencerRequest *request)Sequencerprivate
hitCallback(SequencerRequest *srequest, DataBlock &data, bool llscSuccess, const MachineType mach, const bool externalHit, const Cycles initialRequestTime, const Cycles forwardRequestTime, const Cycles firstResponseTime)Sequencerprivate
init() overrideRubyPortvirtual
initState()SimObjectvirtual
insertRequest(PacketPtr pkt, RubyRequestType primary_type, RubyRequestType secondary_type)Sequencerprivate
invalidateSC(Addr address)Sequencer
isCPUSequencer()RubyPortinline
isDeadlockEventScheduled() constSequencerinlinevirtual
issueRequest(PacketPtr pkt, RubyRequestType type)Sequencerprivate
loadState(CheckpointIn &cp)SimObjectvirtual
m_controllerRubyPortprotected
m_coreIdSequencerprivate
m_data_cache_hit_latencySequencerprivate
m_dataCache_ptrSequencerprivate
m_deadlock_check_scheduledSequencerprivate
m_deadlock_thresholdSequencerprivate
m_FirstResponseToCompletionDelayHistSequencerprivate
m_ForwardToFirstResponseDelayHistSequencerprivate
m_hitLatencyHistSequencerprivate
m_hitMachLatencyHistSequencerprivate
m_hitTypeLatencyHistSequencerprivate
m_hitTypeMachLatencyHistSequencerprivate
m_IncompleteTimesSequencerprivate
m_InitialToForwardDelayHistSequencerprivate
m_inst_cache_hit_latencySequencerprivate
m_instCache_ptrSequencerprivate
m_IssueToInitialDelayHistSequencerprivate
m_latencyHistSequencerprivate
m_mandatory_q_ptrRubyPortprotected
m_max_outstanding_requestsSequencerprivate
m_missLatencyHistSequencerprivate
m_missMachLatencyHistSequencerprivate
m_missTypeLatencyHistSequencerprivate
m_missTypeMachLatencyHistSequencerprivate
m_outstanding_countSequencerprivate
m_outstandReqHistSequencerprivate
m_RequestTableSequencerprivate
m_ruby_systemRubyPortprotected
m_runningGarnetStandaloneSequencerprivate
m_typeLatencyHistSequencerprivate
m_usingRubyTesterRubyPortprotected
m_versionRubyPortprotected
makeRequest(PacketPtr pkt)Sequencervirtual
markRemoved()Sequencer
memInvalidate()SimObjectinlinevirtual
memWriteback()SimObjectinlinevirtual
name() constSimObjectinlinevirtual
nextCycle() constClockedinline
notifyFork()Drainableinlinevirtual
operator=(const Sequencer &obj)Sequencerprivate
RubyPort::operator=(const Group &)=deleteStats::Group
RubyPort::operator=(Clocked &)=deleteClockedprotected
outstandingCount() constSequencerinlinevirtual
Params typedefSequencer
params() constClockedObjectinline
preDumpStats()Stats::Groupvirtual
print(std::ostream &out) constSequencer
prvEvalTickClockedObjectprotected
pwrState() constClockedObjectinline
pwrState(Enums::PwrState)ClockedObject
pwrStateName() constClockedObjectinline
pwrStateWeights() constClockedObject
readCallback(Addr address, DataBlock &data, const bool externalHit=false, const MachineType mach=MachineType_NUM, const Cycles initialRequestTime=Cycles(0), const Cycles forwardRequestTime=Cycles(0), const Cycles firstResponseTime=Cycles(0))Sequencer
recordMissLatency(SequencerRequest *srequest, bool llscSuccess, const MachineType respondingMach, bool isExternalHit, Cycles initialRequestTime, Cycles forwardRequestTime, Cycles firstResponseTime)Sequencerprivate
recordRequestType(SequencerRequestType requestType)Sequencer
recvTimingResp(PacketPtr pkt, PortID master_port_id)RubyPortprotected
regProbeListeners()SimObjectvirtual
regProbePoints()SimObjectvirtual
regStats()Sequencervirtual
reschedule(Event &event, Tick when, bool always=false)EventManagerinline
reschedule(Event *event, Tick when, bool always=false)EventManagerinline
resetClock() constClockedinlineprotected
resetStats()Sequencervirtual
ruby_eviction_callback(Addr address)RubyPortprotected
ruby_hit_callback(PacketPtr pkt)RubyPortprotected
RubyPort(const Params *p)RubyPort
schedule(Event &event, Tick when)EventManagerinline
schedule(Event *event, Tick when)EventManagerinline
Sequencer(const Params *)Sequencer
Sequencer(const Sequencer &obj)Sequencerprivate
Serializable()Serializable
serialize(CheckpointOut &cp) const overrideClockedObjectvirtual
serializeAll(CheckpointOut &cp)SimObjectstatic
Serializable::serializeAll(const std::string &cpt_dir)Serializablestatic
serializeSection(CheckpointOut &cp, const char *name) constSerializable
serializeSection(CheckpointOut &cp, const std::string &name) constSerializableinline
setController(AbstractController *_cntrl)RubyPortinline
setCurTick(Tick newVal)EventManagerinline
signalDrainDone() constDrainableinlineprotected
SimObject(const Params *_params)SimObject
slave_portsRubyPortprotected
startup()SimObjectvirtual
statsClockedObjectprotected
systemRubyPortprotected
testDrainComplete()RubyPortprotected
ticksToCycles(Tick t) constClockedinline
trySendRetries()RubyPortprotected
unserialize(CheckpointIn &cp) overrideClockedObjectvirtual
unserializeGlobals(CheckpointIn &cp)Serializablestatic
unserializeSection(CheckpointIn &cp, const char *name)Serializable
unserializeSection(CheckpointIn &cp, const std::string &name)Serializableinline
updateClockPeriod()Clockedinline
voltage() constClockedinline
wakeup()Sequencer
wakeupEventQueue(Tick when=(Tick) -1)EventManagerinline
writeCallback(Addr address, DataBlock &data, const bool externalHit=false, const MachineType mach=MachineType_NUM, const Cycles initialRequestTime=Cycles(0), const Cycles forwardRequestTime=Cycles(0), const Cycles firstResponseTime=Cycles(0))Sequencer
~Clocked()Clockedinlineprotectedvirtual
~Drainable()Drainableprotectedvirtual
~Group()Stats::Groupvirtual
~RubyPort()RubyPortinlinevirtual
~Sequencer()Sequencer
~Serializable()Serializablevirtual
~SimObject()SimObjectvirtual

Generated on Fri Feb 28 2020 16:27:15 for gem5 by doxygen 1.8.13