gem5  v19.0.0.0
All Classes Namespaces Files Functions Variables Typedefs Enumerations Enumerator Friends Macros Modules Pages
miscregs_types.hh
Go to the documentation of this file.
1 /*
2  * Copyright (c) 2010-2019 ARM Limited
3  * All rights reserved
4  *
5  * The license below extends only to copyright in the software and shall
6  * not be construed as granting a license to any other intellectual
7  * property including but not limited to intellectual property relating
8  * to a hardware implementation of the functionality of the software
9  * licensed hereunder. You may use the software subject to the license
10  * terms below provided that you ensure that this notice is replicated
11  * unmodified and in its entirety in all distributions of the software,
12  * modified or unmodified, in source code or in binary form.
13  *
14  * Copyright (c) 2009 The Regents of The University of Michigan
15  * All rights reserved.
16  *
17  * Redistribution and use in source and binary forms, with or without
18  * modification, are permitted provided that the following conditions are
19  * met: redistributions of source code must retain the above copyright
20  * notice, this list of conditions and the following disclaimer;
21  * redistributions in binary form must reproduce the above copyright
22  * notice, this list of conditions and the following disclaimer in the
23  * documentation and/or other materials provided with the distribution;
24  * neither the name of the copyright holders nor the names of its
25  * contributors may be used to endorse or promote products derived from
26  * this software without specific prior written permission.
27  *
28  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
29  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
30  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
31  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
32  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
33  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
34  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
35  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
36  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
37  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
38  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
39  *
40  * Authors: Gabe Black
41  * Giacomo Gabrielli
42  */
43 
44 #ifndef __ARCH_ARM_MISCREGS_TYPES_HH__
45 #define __ARCH_ARM_MISCREGS_TYPES_HH__
46 
47 #include "base/bitunion.hh"
48 
49 namespace ArmISA
50 {
51  BitUnion32(CPSR)
52  Bitfield<31, 30> nz;
53  Bitfield<29> c;
54  Bitfield<28> v;
55  Bitfield<27> q;
56  Bitfield<26, 25> it1;
57  Bitfield<24> j;
58  Bitfield<22> pan;
59  Bitfield<21> ss; // AArch64
60  Bitfield<20> il; // AArch64
61  Bitfield<19, 16> ge;
62  Bitfield<15, 10> it2;
63  Bitfield<9> d; // AArch64
64  Bitfield<9> e;
65  Bitfield<8> a;
66  Bitfield<7> i;
67  Bitfield<6> f;
68  Bitfield<8, 6> aif;
69  Bitfield<9, 6> daif; // AArch64
70  Bitfield<5> t;
71  Bitfield<4> width; // AArch64
72  Bitfield<3, 2> el; // AArch64
73  Bitfield<4, 0> mode;
74  Bitfield<0> sp; // AArch64
75  EndBitUnion(CPSR)
76 
77  BitUnion64(AA64DFR0)
78  Bitfield<43, 40> tracefilt;
79  Bitfield<39, 36> doublelock;
80  Bitfield<35, 32> pmsver;
81  Bitfield<31, 28> ctx_cmps;
82  Bitfield<23, 20> wrps;
83  Bitfield<15, 12> brps;
84  Bitfield<11, 8> pmuver;
85  Bitfield<7, 4> tracever;
86  Bitfield<3, 0> debugver;
87  EndBitUnion(AA64DFR0)
88 
89  BitUnion64(AA64ISAR0)
90  Bitfield<63, 60> rndr;
91  Bitfield<59, 56> tlb;
92  Bitfield<55, 52> ts;
93  Bitfield<51, 48> fhm;
94  Bitfield<47, 44> dp;
95  Bitfield<43, 40> sm4;
96  Bitfield<39, 36> sm3;
97  Bitfield<35, 32> sha3;
98  Bitfield<31, 28> rdm;
99  Bitfield<23, 20> atomic;
100  Bitfield<19, 16> crc32;
101  Bitfield<15, 12> sha2;
102  Bitfield<11, 8> sha1;
103  Bitfield<3, 0> aes;
104  EndBitUnion(AA64ISAR0)
105 
106  BitUnion64(AA64ISAR1)
107  Bitfield<43, 40> specres;
108  Bitfield<39, 36> sb;
109  Bitfield<35, 32> frintts;
110  Bitfield<31, 28> gpi;
111  Bitfield<27, 24> gpa;
112  Bitfield<23, 20> lrcpc;
113  Bitfield<19, 16> fcma;
114  Bitfield<15, 12> jscvt;
115  Bitfield<11, 8> api;
116  Bitfield<7, 4> apa;
117  Bitfield<3, 0> dpb;
118  EndBitUnion(AA64ISAR1)
119 
120  BitUnion64(AA64MMFR0)
121  Bitfield<47, 44> exs;
122  Bitfield<43, 40> tgran4_2;
123  Bitfield<39, 36> tgran64_2;
124  Bitfield<35, 32> tgran16_2;
125  Bitfield<31, 28> tgran4;
126  Bitfield<27, 24> tgran64;
127  Bitfield<23, 20> tgran16;
128  Bitfield<19, 16> bigendEL0;
129  Bitfield<15, 12> snsmem;
130  Bitfield<11, 8> bigend;
131  Bitfield<7, 4> asidbits;
132  Bitfield<3, 0> parange;
133  EndBitUnion(AA64MMFR0)
134 
135  BitUnion64(AA64MMFR1)
136  Bitfield<31, 28> xnx;
137  Bitfield<27, 24> specsei;
138  Bitfield<23, 20> pan;
139  Bitfield<19, 16> lo;
140  Bitfield<15, 12> hpds;
141  Bitfield<11, 8> vh;
142  Bitfield<7, 4> vmidbits;
143  Bitfield<3, 0> hafdbs;
144  EndBitUnion(AA64MMFR1)
145 
146  BitUnion64(AA64MMFR2)
147  Bitfield<63, 60> e0pd;
148  Bitfield<59, 56> evt;
149  Bitfield<55, 52> bbm;
150  Bitfield<51, 48> ttl;
151  Bitfield<43, 40> fwb;
152  Bitfield<39, 36> ids;
153  Bitfield<35, 32> at;
154  Bitfield<31, 28> st;
155  Bitfield<27, 24> nv;
156  Bitfield<23, 20> ccidx;
157  Bitfield<19, 16> varange;
158  Bitfield<15, 12> iesb;
159  Bitfield<11, 8> lsm;
160  Bitfield<7, 4> uao;
161  Bitfield<3, 0> cnp;
162  EndBitUnion(AA64MMFR2)
163 
164  BitUnion64(AA64PFR0)
165  Bitfield<63, 60> csv3;
166  Bitfield<59, 56> csv2;
167  Bitfield<51, 48> dit;
168  Bitfield<47, 44> amu;
169  Bitfield<43, 40> mpam;
170  Bitfield<39, 36> sel2;
171  Bitfield<35, 32> sve;
172  Bitfield<31, 28> ras;
173  Bitfield<27, 24> gic;
174  Bitfield<23, 20> advsimd;
175  Bitfield<19, 16> fp;
176  Bitfield<15, 12> el3;
177  Bitfield<11, 8> el2;
178  Bitfield<7, 4> el1;
179  Bitfield<3, 0> el0;
180  EndBitUnion(AA64PFR0)
181 
182  BitUnion32(HDCR)
183  Bitfield<11> tdra;
184  Bitfield<10> tdosa;
185  Bitfield<9> tda;
186  Bitfield<8> tde;
187  Bitfield<7> hpme;
188  Bitfield<6> tpm;
189  Bitfield<5> tpmcr;
190  Bitfield<4, 0> hpmn;
191  EndBitUnion(HDCR)
192 
193  BitUnion32(HCPTR)
194  Bitfield<31> tcpac;
195  Bitfield<20> tta;
196  Bitfield<15> tase;
197  Bitfield<13> tcp13;
198  Bitfield<12> tcp12;
199  Bitfield<11> tcp11;
200  Bitfield<10> tcp10;
201  Bitfield<10> tfp; // AArch64
202  Bitfield<9> tcp9;
203  Bitfield<8> tcp8;
204  Bitfield<8> tz; // SVE
205  Bitfield<7> tcp7;
206  Bitfield<6> tcp6;
207  Bitfield<5> tcp5;
208  Bitfield<4> tcp4;
209  Bitfield<3> tcp3;
210  Bitfield<2> tcp2;
211  Bitfield<1> tcp1;
212  Bitfield<0> tcp0;
213  EndBitUnion(HCPTR)
214 
215  BitUnion32(HSTR)
216  Bitfield<17> tjdbx;
217  Bitfield<16> ttee;
218  Bitfield<15> t15;
219  Bitfield<13> t13;
220  Bitfield<12> t12;
221  Bitfield<11> t11;
222  Bitfield<10> t10;
223  Bitfield<9> t9;
224  Bitfield<8> t8;
225  Bitfield<7> t7;
226  Bitfield<6> t6;
227  Bitfield<5> t5;
228  Bitfield<4> t4;
229  Bitfield<3> t3;
230  Bitfield<2> t2;
231  Bitfield<1> t1;
232  Bitfield<0> t0;
233  EndBitUnion(HSTR)
234 
235  BitUnion64(HCR)
236  Bitfield<47> fien;
237  Bitfield<46> fwb;
238  Bitfield<45> nv2;
239  Bitfield<44> at;
240  Bitfield<43> nv1;
241  Bitfield<42> nv;
242  Bitfield<41> api;
243  Bitfield<40> apk;
244  Bitfield<38> miocnce;
245  Bitfield<37> tea;
246  Bitfield<36> terr;
247  Bitfield<35> tlor;
248  Bitfield<34> e2h; // AArch64
249  Bitfield<33> id;
250  Bitfield<32> cd;
251  Bitfield<31> rw; // AArch64
252  Bitfield<30> trvm; // AArch64
253  Bitfield<29> hcd; // AArch64
254  Bitfield<28> tdz; // AArch64
255  Bitfield<27> tge;
256  Bitfield<26> tvm;
257  Bitfield<25> ttlb;
258  Bitfield<24> tpu;
259  Bitfield<23> tpc;
260  Bitfield<22> tsw;
261  Bitfield<21> tac;
262  Bitfield<21> tacr; // AArch64
263  Bitfield<20> tidcp;
264  Bitfield<19> tsc;
265  Bitfield<18> tid3;
266  Bitfield<17> tid2;
267  Bitfield<16> tid1;
268  Bitfield<15> tid0;
269  Bitfield<14> twe;
270  Bitfield<13> twi;
271  Bitfield<12> dc;
272  Bitfield<11, 10> bsu;
273  Bitfield<9> fb;
274  Bitfield<8> va;
275  Bitfield<8> vse; // AArch64
276  Bitfield<7> vi;
277  Bitfield<6> vf;
278  Bitfield<5> amo;
279  Bitfield<4> imo;
280  Bitfield<3> fmo;
281  Bitfield<2> ptw;
282  Bitfield<1> swio;
283  Bitfield<0> vm;
284  EndBitUnion(HCR)
285 
286  BitUnion32(NSACR)
287  Bitfield<20> nstrcdis;
288  Bitfield<19> rfr;
289  Bitfield<15> nsasedis;
290  Bitfield<14> nsd32dis;
291  Bitfield<13> cp13;
292  Bitfield<12> cp12;
293  Bitfield<11> cp11;
294  Bitfield<10> cp10;
295  Bitfield<9> cp9;
296  Bitfield<8> cp8;
297  Bitfield<7> cp7;
298  Bitfield<6> cp6;
299  Bitfield<5> cp5;
300  Bitfield<4> cp4;
301  Bitfield<3> cp3;
302  Bitfield<2> cp2;
303  Bitfield<1> cp1;
304  Bitfield<0> cp0;
305  EndBitUnion(NSACR)
306 
307  BitUnion32(SCR)
308  Bitfield<21> fien;
309  Bitfield<20> nmea;
310  Bitfield<19> ease;
311  Bitfield<18> eel2; // AArch64 (Armv8.4-SecEL2)
312  Bitfield<17> api;
313  Bitfield<16> apk;
314  Bitfield<15> teer;
315  Bitfield<14> tlor;
316  Bitfield<13> twe;
317  Bitfield<12> twi;
318  Bitfield<11> st; // AArch64
319  Bitfield<10> rw; // AArch64
320  Bitfield<9> sif;
321  Bitfield<8> hce;
322  Bitfield<7> scd;
323  Bitfield<7> smd; // AArch64
324  Bitfield<6> nEt;
325  Bitfield<5> aw;
326  Bitfield<4> fw;
327  Bitfield<3> ea;
328  Bitfield<2> fiq;
329  Bitfield<1> irq;
330  Bitfield<0> ns;
331  EndBitUnion(SCR)
332 
333  BitUnion32(SCTLR)
334  Bitfield<31> enia; // ARMv8.3 PAuth
335  Bitfield<30> enib; // ARMv8.3 PAuth
336  Bitfield<30> te; // Thumb Exception Enable (AArch32 only)
337  Bitfield<29> afe; // Access flag enable (AArch32 only)
338  Bitfield<28> tre; // TEX remap enable (AArch32 only)
339  Bitfield<27> nmfi; // Non-maskable FIQ support (ARMv7 only)
340  Bitfield<27> enda; // ARMv8.3 PAuth
341  Bitfield<26> uci; // Enable EL0 access to DC CVAU, DC CIVAC,
342  // DC CVAC and IC IVAU instructions
343  // (AArch64 SCTLR_EL1 only)
344  Bitfield<25> ee; // Exception Endianness
345  Bitfield<24> e0e; // Endianness of explicit data accesses at EL0
346  // (AArch64 SCTLR_EL1 only)
347  Bitfield<23> span; // Set Priviledge Access Never on taking
348  // an exception
349  Bitfield<23> xp; // Extended page table enable (dropped in ARMv7)
350  Bitfield<22> u; // Alignment (dropped in ARMv7)
351  Bitfield<21> fi; // Fast interrupts configuration enable
352  // (ARMv7 only)
353  Bitfield<20> uwxn; // Unprivileged write permission implies EL1 XN
354  // (AArch32 only)
355  Bitfield<19> dz; // Divide by Zero fault enable
356  // (dropped in ARMv7)
357  Bitfield<19> wxn; // Write permission implies XN
358  Bitfield<18> ntwe; // Not trap WFE
359  // (ARMv8 AArch32 and AArch64 SCTLR_EL1 only)
360  Bitfield<18> rao2; // Read as one
361  Bitfield<16> ntwi; // Not trap WFI
362  // (ARMv8 AArch32 and AArch64 SCTLR_EL1 only)
363  Bitfield<16> rao3; // Read as one
364  Bitfield<15> uct; // Enable EL0 access to CTR_EL0
365  // (AArch64 SCTLR_EL1 only)
366  Bitfield<14> rr; // Round Robin select (ARMv7 only)
367  Bitfield<14> dze; // Enable EL0 access to DC ZVA
368  // (AArch64 SCTLR_EL1 only)
369  Bitfield<13> v; // Vectors bit (AArch32 only)
370  Bitfield<13> endb; // ARMv8.3 PAuth
371  Bitfield<12> i; // Instruction cache enable
372  Bitfield<11> z; // Branch prediction enable (ARMv7 only)
373  Bitfield<10> sw; // SWP/SWPB enable (ARMv7 only)
374  Bitfield<9, 8> rs; // Deprecated protection bits (dropped in ARMv7)
375  Bitfield<9> uma; // User mask access (AArch64 SCTLR_EL1 only)
376  Bitfield<8> sed; // SETEND disable
377  // (ARMv8 AArch32 and AArch64 SCTLR_EL1 only)
378  Bitfield<7> b; // Endianness support (dropped in ARMv7)
379  Bitfield<7> itd; // IT disable
380  // (ARMv8 AArch32 and AArch64 SCTLR_EL1 only)
381  Bitfield<6, 3> rao4; // Read as one
382  Bitfield<6> thee; // ThumbEE enable
383  // (ARMv8 AArch32 and AArch64 SCTLR_EL1 only)
384  Bitfield<5> cp15ben; // CP15 barrier enable
385  // (AArch32 and AArch64 SCTLR_EL1 only)
386  Bitfield<4> sa0; // Stack Alignment Check Enable for EL0
387  // (AArch64 SCTLR_EL1 only)
388  Bitfield<3> sa; // Stack Alignment Check Enable (AArch64 only)
389  Bitfield<2> c; // Cache enable
390  Bitfield<1> a; // Alignment check enable
391  Bitfield<0> m; // MMU enable
392  EndBitUnion(SCTLR)
393 
394  BitUnion32(CPACR)
395  Bitfield<1, 0> cp0;
396  Bitfield<3, 2> cp1;
397  Bitfield<5, 4> cp2;
398  Bitfield<7, 6> cp3;
399  Bitfield<9, 8> cp4;
400  Bitfield<11, 10> cp5;
401  Bitfield<13, 12> cp6;
402  Bitfield<15, 14> cp7;
403  Bitfield<17, 16> cp8;
404  Bitfield<17, 16> zen; // SVE
405  Bitfield<19, 18> cp9;
406  Bitfield<21, 20> cp10;
407  Bitfield<21, 20> fpen; // AArch64
408  Bitfield<23, 22> cp11;
409  Bitfield<25, 24> cp12;
410  Bitfield<27, 26> cp13;
411  Bitfield<29, 28> rsvd;
412  Bitfield<28> tta; // AArch64
413  Bitfield<30> d32dis;
414  Bitfield<31> asedis;
415  EndBitUnion(CPACR)
416 
417  BitUnion32(FSR)
418  Bitfield<3, 0> fsLow;
419  Bitfield<5, 0> status; // LPAE
420  Bitfield<7, 4> domain;
421  Bitfield<9> lpae;
422  Bitfield<10> fsHigh;
423  Bitfield<11> wnr;
424  Bitfield<12> ext;
425  Bitfield<13> cm; // LPAE
426  EndBitUnion(FSR)
427 
428  BitUnion32(FPSCR)
429  Bitfield<0> ioc;
430  Bitfield<1> dzc;
431  Bitfield<2> ofc;
432  Bitfield<3> ufc;
433  Bitfield<4> ixc;
434  Bitfield<7> idc;
435  Bitfield<8> ioe;
436  Bitfield<9> dze;
437  Bitfield<10> ofe;
438  Bitfield<11> ufe;
439  Bitfield<12> ixe;
440  Bitfield<15> ide;
441  Bitfield<18, 16> len;
442  Bitfield<19> fz16;
443  Bitfield<21, 20> stride;
444  Bitfield<23, 22> rMode;
445  Bitfield<24> fz;
446  Bitfield<25> dn;
447  Bitfield<26> ahp;
448  Bitfield<27> qc;
449  Bitfield<28> v;
450  Bitfield<29> c;
451  Bitfield<30> z;
452  Bitfield<31> n;
453  EndBitUnion(FPSCR)
454 
455  BitUnion32(FPEXC)
456  Bitfield<31> ex;
457  Bitfield<30> en;
458  Bitfield<29, 0> subArchDefined;
459  EndBitUnion(FPEXC)
460 
461  BitUnion32(MVFR0)
462  Bitfield<3, 0> advSimdRegisters;
463  Bitfield<7, 4> singlePrecision;
464  Bitfield<11, 8> doublePrecision;
465  Bitfield<15, 12> vfpExceptionTrapping;
466  Bitfield<19, 16> divide;
467  Bitfield<23, 20> squareRoot;
468  Bitfield<27, 24> shortVectors;
469  Bitfield<31, 28> roundingModes;
470  EndBitUnion(MVFR0)
471 
472  BitUnion32(MVFR1)
473  Bitfield<3, 0> flushToZero;
474  Bitfield<7, 4> defaultNaN;
475  Bitfield<11, 8> advSimdLoadStore;
476  Bitfield<15, 12> advSimdInteger;
477  Bitfield<19, 16> advSimdSinglePrecision;
478  Bitfield<23, 20> advSimdHalfPrecision;
479  Bitfield<27, 24> vfpHalfPrecision;
480  Bitfield<31, 28> raz;
481  EndBitUnion(MVFR1)
482 
483  BitUnion64(TTBCR)
484  // Short-descriptor translation table format
485  Bitfield<2, 0> n;
486  Bitfield<4> pd0;
487  Bitfield<5> pd1;
488  // Long-descriptor translation table format
489  Bitfield<2, 0> t0sz;
490  Bitfield<6> t2e;
491  Bitfield<7> epd0;
492  Bitfield<9, 8> irgn0;
493  Bitfield<11, 10> orgn0;
494  Bitfield<13, 12> sh0;
495  Bitfield<14> tg0;
496  Bitfield<18, 16> t1sz;
497  Bitfield<22> a1;
498  Bitfield<23> epd1;
499  Bitfield<25, 24> irgn1;
500  Bitfield<27, 26> orgn1;
501  Bitfield<29, 28> sh1;
502  Bitfield<30> tg1;
503  Bitfield<34, 32> ips;
504  Bitfield<36> as;
505  Bitfield<37> tbi0;
506  Bitfield<38> tbi1;
507  // Common
508  Bitfield<31> eae;
509  // TCR_EL2/3 (AArch64)
510  Bitfield<18, 16> ps;
511  Bitfield<20> tbi;
512  Bitfield<41> hpd0;
513  Bitfield<42> hpd1;
514  EndBitUnion(TTBCR)
515 
516  // Fields of TCR_EL{1,2,3} (mostly overlapping)
517  // TCR_EL1 is natively 64 bits, the others are 32 bits
518  BitUnion64(TCR)
519  Bitfield<5, 0> t0sz;
520  Bitfield<7> epd0; // EL1
521  Bitfield<9, 8> irgn0;
522  Bitfield<11, 10> orgn0;
523  Bitfield<13, 12> sh0;
524  Bitfield<15, 14> tg0;
525  Bitfield<18, 16> ps;
526  Bitfield<20> tbi; // EL2/EL3
527  Bitfield<21, 16> t1sz; // EL1
528  Bitfield<22> a1; // EL1
529  Bitfield<23> epd1; // EL1
530  Bitfield<24> hpd; // EL2/EL3, E2H=0
531  Bitfield<25, 24> irgn1; // EL1
532  Bitfield<27, 26> orgn1; // EL1
533  Bitfield<29, 28> sh1; // EL1
534  Bitfield<29> tbid; // EL2
535  Bitfield<31, 30> tg1; // EL1
536  Bitfield<34, 32> ips; // EL1
537  Bitfield<36> as; // EL1
538  Bitfield<37> tbi0; // EL1
539  Bitfield<38> tbi1; // EL1
540  Bitfield<39> ha;
541  Bitfield<40> hd;
542  Bitfield<41> hpd0;
543  Bitfield<42> hpd1;
544  Bitfield<51> tbid0; // EL1
545  Bitfield<52> tbid1; // EL1
546  EndBitUnion(TCR)
547 
548  BitUnion32(HTCR)
549  Bitfield<2, 0> t0sz;
550  Bitfield<9, 8> irgn0;
551  Bitfield<11, 10> orgn0;
552  Bitfield<13, 12> sh0;
553  Bitfield<24> hpd;
554  EndBitUnion(HTCR)
555 
556  BitUnion32(VTCR_t)
557  Bitfield<3, 0> t0sz;
558  Bitfield<4> s;
559  Bitfield<5, 0> t0sz64;
560  Bitfield<7, 6> sl0;
561  Bitfield<9, 8> irgn0;
562  Bitfield<11, 10> orgn0;
563  Bitfield<13, 12> sh0;
564  Bitfield<15, 14> tg0;
565  Bitfield<18, 16> ps; // Only defined for VTCR_EL2
566  Bitfield<21> ha; // Only defined for VTCR_EL2
567  Bitfield<22> hd; // Only defined for VTCR_EL2
568  EndBitUnion(VTCR_t)
569 
570  BitUnion32(PRRR)
571  Bitfield<1,0> tr0;
572  Bitfield<3,2> tr1;
573  Bitfield<5,4> tr2;
574  Bitfield<7,6> tr3;
575  Bitfield<9,8> tr4;
576  Bitfield<11,10> tr5;
577  Bitfield<13,12> tr6;
578  Bitfield<15,14> tr7;
579  Bitfield<16> ds0;
580  Bitfield<17> ds1;
581  Bitfield<18> ns0;
582  Bitfield<19> ns1;
583  Bitfield<24> nos0;
584  Bitfield<25> nos1;
585  Bitfield<26> nos2;
586  Bitfield<27> nos3;
587  Bitfield<28> nos4;
588  Bitfield<29> nos5;
589  Bitfield<30> nos6;
590  Bitfield<31> nos7;
591  EndBitUnion(PRRR)
592 
593  BitUnion32(NMRR)
594  Bitfield<1,0> ir0;
595  Bitfield<3,2> ir1;
596  Bitfield<5,4> ir2;
597  Bitfield<7,6> ir3;
598  Bitfield<9,8> ir4;
599  Bitfield<11,10> ir5;
600  Bitfield<13,12> ir6;
601  Bitfield<15,14> ir7;
602  Bitfield<17,16> or0;
603  Bitfield<19,18> or1;
604  Bitfield<21,20> or2;
605  Bitfield<23,22> or3;
606  Bitfield<25,24> or4;
607  Bitfield<27,26> or5;
608  Bitfield<29,28> or6;
609  Bitfield<31,30> or7;
610  EndBitUnion(NMRR)
611 
612  BitUnion32(CONTEXTIDR)
613  Bitfield<7,0> asid;
614  Bitfield<31,8> procid;
615  EndBitUnion(CONTEXTIDR)
616 
617  BitUnion32(L2CTLR)
618  Bitfield<2,0> sataRAMLatency;
619  Bitfield<4,3> reserved_4_3;
620  Bitfield<5> dataRAMSetup;
621  Bitfield<8,6> tagRAMLatency;
622  Bitfield<9> tagRAMSetup;
623  Bitfield<11,10> dataRAMSlice;
624  Bitfield<12> tagRAMSlice;
625  Bitfield<20,13> reserved_20_13;
626  Bitfield<21> eccandParityEnable;
627  Bitfield<22> reserved_22;
628  Bitfield<23> interptCtrlPresent;
629  Bitfield<25,24> numCPUs;
630  Bitfield<30,26> reserved_30_26;
631  Bitfield<31> l2rstDISABLE_monitor;
632  EndBitUnion(L2CTLR)
633 
634  BitUnion32(CTR)
635  Bitfield<3,0> iCacheLineSize;
636  Bitfield<13,4> raz_13_4;
637  Bitfield<15,14> l1IndexPolicy;
638  Bitfield<19,16> dCacheLineSize;
639  Bitfield<23,20> erg;
640  Bitfield<27,24> cwg;
641  Bitfield<28> raz_28;
642  Bitfield<31,29> format;
643  EndBitUnion(CTR)
644 
645  BitUnion32(PMSELR)
646  Bitfield<4, 0> sel;
647  EndBitUnion(PMSELR)
648 
649  BitUnion64(PAR)
650  // 64-bit format
651  Bitfield<63, 56> attr;
652  Bitfield<39, 12> pa;
653  Bitfield<11> lpae;
654  Bitfield<9> ns;
655  Bitfield<8, 7> sh;
656  Bitfield<0> f;
657  EndBitUnion(PAR)
658 
659  BitUnion32(ESR)
660  Bitfield<31, 26> ec;
661  Bitfield<25> il;
662  Bitfield<15, 0> imm16;
663  EndBitUnion(ESR)
664 
665  BitUnion32(CPTR)
666  Bitfield<31> tcpac;
667  Bitfield<20> tta;
668  Bitfield<13, 12> res1_13_12_el2;
669  Bitfield<10> tfp;
670  Bitfield<9> res1_9_el2;
671  Bitfield<8> res1_8_el2;
672  Bitfield<8> ez; // SVE (CPTR_EL3)
673  Bitfield<8> tz; // SVE (CPTR_EL2)
674  Bitfield<7, 0> res1_7_0_el2;
675  EndBitUnion(CPTR)
676 
677  BitUnion64(ZCR)
678  Bitfield<3, 0> len;
679  EndBitUnion(ZCR)
680 
681 }
682 
683 #endif // __ARCH_ARM_MISCREGS_TYPES_HH__
Bitfield< 13, 12 > ir6
Bitfield< 31 > asedis
Bitfield< 35, 32 > frintts
Bitfield< 31, 8 > procid
Bitfield< 23 > tpc
Bitfield< 3, 2 > tr1
Bitfield< 51 > tbid0
Bitfield< 11, 8 > bigend
Bitfield< 24 > fz
Bitfield< 9 > res1_9_el2
Bitfield< 9, 8 > irgn0
Bitfield< 55, 52 > ts
Bitfield< 7, 4 > vmidbits
Bitfield< 26 > tvm
Bitfield< 28 > v
Bitfield< 8 > hce
Bitfield< 11 > tcp11
Bitfield< 8 > tz
Bitfield< 20, 13 > reserved_20_13
Bitfield< 7 > i
Bitfield< 7 > hpme
Bitfield< 0 > m
Bitfield< 23, 20 > atomic
Bitfield< 29 > hcd
Bitfield< 31, 28 > roundingModes
Bitfield< 27 > enda
Bitfield< 2 > t2
Bitfield< 10 > fsHigh
Bitfield< 11 > z
Bitfield< 31 > eae
Bitfield< 9 > tagRAMSetup
Bitfield< 30 > trvm
Bitfield< 15, 14 > l1IndexPolicy
Bitfield< 45 > nv2
Bitfield< 6 > tpm
Bitfield< 21, 20 > stride
Bitfield< 27, 24 > shortVectors
Bitfield< 8 > a
Bitfield< 18 > eel2
Bitfield< 17 > tid2
Bitfield< 23, 20 > tgran16
Bitfield< 8, 7 > sh
Bitfield< 21 > tacr
Bitfield< 15, 12 > iesb
Bitfield< 47, 44 > dp
Bitfield< 29, 28 > or6
Bitfield< 8, 6 > aif
Bitfield< 31 > nos7
Bitfield< 5, 4 > tr2
Bitfield< 13 > twi
Bitfield< 0 > sp
Bitfield< 30 > te
Bitfield< 31, 28 > raz
Bitfield< 15, 14 > ir7
Bitfield< 43, 40 > fwb
Bitfield< 35, 32 > at
Bitfield< 15, 12 > sha2
Bitfield< 23 > span
Bitfield< 11, 8 > pmuver
Bitfield< 15, 12 > advSimdInteger
Bitfield< 43, 40 > sm4
Bitfield< 27 > tge
Bitfield< 16 > ttee
Bitfield< 7 > itd
Bitfield< 14 > dze
Bitfield< 26 > uci
Bitfield< 15 > t15
Bitfield< 7 > cp7
Bitfield< 4, 0 > hpmn
Bitfield< 35, 32 > tgran16_2
Bitfield< 12 > ext
Bitfield< 5 > pd1
Bitfield< 12 > cp12
Bitfield< 15, 12 > brps
Bitfield< 31, 28 > ras
Definition: ccregs.hh:42
Bitfield< 59, 56 > evt
Bitfield< 13 > t13
Bitfield< 20 > tidcp
Bitfield< 14 > twe
Bitfield< 7, 4 > el1
Bitfield< 4, 0 > mode
Bitfield< 30 > en
Bitfield< 23, 20 > wrps
EndBitUnion(CPSR) BitUnion64(AA64DFR0) Bitfield< 43
Bitfield< 0 > t0
Bitfield< 19, 16 > divide
Bitfield< 9 > lpae
Bitfield< 5 > dataRAMSetup
Bitfield< 13, 12 > sh0
Bitfield< 1 > cp1
Bitfield< 35 > tlor
Bitfield< 11, 8 > doublePrecision
Bitfield< 30 > nos6
Bitfield< 29 > afe
Bitfield< 11, 8 > vh
Bitfield< 23 > interptCtrlPresent
Bitfield< 4 > fw
Bitfield< 9, 8 > ir4
Bitfield< 35, 32 > sha3
Bitfield< 14 > rr
Bitfield< 16 > ds0
Bitfield< 8 > tde
Bitfield< 18 > ntwe
Bitfield< 39, 36 > tgran64_2
Bitfield< 31 > n
Bitfield< 15 > uct
Bitfield< 14 > nsd32dis
Bitfield< 22 > reserved_22
Bitfield< 8 > ioe
Bitfield< 6 > f
BitUnion32(CPSR) Bitfield< 31
Bitfield< 24 > e0e
Bitfield< 1 > dzc
Bitfield< 4 > cp4
Bitfield< 15, 12 > hpds
Bitfield< 10 > sw
Bitfield< 19, 18 > or1
Bitfield< 16 > tid1
Bitfield< 28 > raz_28
Bitfield< 5, 0 > status
Bitfield< 13 > endb
Bitfield< 11 > ufe
Bitfield< 43, 40 > mpam
Bitfield< 5 > cp5
Bitfield< 8 > t8
Bitfield< 27 > nmfi
Bitfield< 21 > eccandParityEnable
Bitfield< 7 > b
Bitfield< 7, 4 > apa
Bitfield< 10 > tdosa
Bitfield< 40 > apk
Bitfield< 2 > tcp2
Bitfield< 19 > rfr
Bitfield< 8 > cp8
Bitfield< 0 > ns
Bitfield< 21 > fi
Bitfield< 26 > ahp
Bitfield< 4 > tcp4
Bitfield< 23, 20 > lrcpc
Bitfield< 21 > tac
Bitfield< 18, 16 > t1sz
Bitfield< 30 > tg1
Bitfield< 3, 2 > el
Bitfield< 5 > tpmcr
Bitfield< 15 > teer
Bitfield< 14 > tg0
Bitfield< 2 > fiq
Bitfield< 3 > cp3
Bitfield< 4 > s
Bitfield< 22 > u
Bitfield< 5 > t5
Bitfield< 11, 8 > advSimdLoadStore
Bitfield< 13 > tcp13
Bitfield< 39, 36 > ids
Bitfield< 2 > cp2
Bitfield< 16 > rao3
Bitfield< 13, 12 > res1_13_12_el2
Bitfield< 11, 10 > tr5
Bitfield< 5 > cp15ben
Bitfield< 12 > ixe
Bitfield< 19, 16 > lo
Bitfield< 27 > q
Bitfield< 9 > tda
Bitfield< 26, 25 > it1
Bitfield< 55, 52 > bbm
Bitfield< 5 > aw
Bitfield< 8 > res1_8_el2
Bitfield< 9 > tcp9
Bitfield< 2 > ptw
Bitfield< 9 > d
Bitfield< 7 > smd
Bitfield< 27, 24 > tgran64
Bitfield< 29 > tbid
Bitfield< 0 > cp0
Bitfield< 16 > ntwi
Bitfield< 3 > t3
Bitfield< 25 > dn
Bitfield< 3 > sa
Bitfield< 19 > ns1
Bitfield< 39, 12 > pa
Bitfield< 20 > nmea
Bitfield< 42 > hpd1
Bitfield< 18, 16 > len
Bitfield< 11, 10 > orgn0
Bitfield< 35, 32 > pmsver
Bitfield< 3 > fmo
Bitfield< 15 > tase
Bitfield< 19 > wxn
Bitfield< 24 > nos0
Bitfield< 7, 4 > singlePrecision
Bitfield< 13 > cp13
Bitfield< 15, 12 > jscvt
Bitfield< 9, 8 > tr4
Bitfield< 10 > ofe
Bitfield< 9 > sif
Bitfield< 28 > nos4
Bitfield< 30 > d32dis
Bitfield< 7 > scd
Bitfield< 10 > t10
Bitfield< 27 > qc
Bitfield< 23, 20 > squareRoot
Bitfield< 7 > idc
Bitfield< 3, 0 > cnp
Bitfield< 7 > epd0
Bitfield< 23 > xp
Bitfield< 6, 3 > rao4
Bitfield< 11 > wnr
Bitfield< 21 > ss
Bitfield< 43 > nv1
Bitfield< 28 > tdz
Bitfield< 8 > ez
Bitfield< 59, 56 > tlb
Bitfield< 7, 4 > asidbits
Bitfield< 15, 12 > snsmem
Bitfield< 11, 8 > api
Bitfield< 29, 28 > rsvd
Bitfield< 27, 26 > or5
Bitfield< 39, 36 > sm3
Bitfield< 9 > cp9
Bitfield< 15, 0 > imm16
Bitfield< 52 > tbid1
Bitfield< 9 > uma
Bitfield< 7, 4 > tracever
Bitfield< 13, 4 > raz_13_4
Bitfield< 7, 4 > defaultNaN
Bitfield< 25, 24 > numCPUs
Bitfield< 31, 28 > tgran4
Bitfield< 5, 4 > ir2
Bitfield< 39 > ha
Bitfield< 23, 20 > ccidx
Bitfield< 27, 24 > nv
Bitfield< 29, 28 > sh1
Bitfield< 3, 0 > hafdbs
Bitfield< 8 > va
Bitfield< 3, 0 > aes
Bitfield< 19, 16 > varange
Bitfield< 2 > ofc
Bitfield< 27, 24 > gpa
Bitfield< 6 > t6
Bitfield< 20 > tta
Bitfield< 19, 16 > dCacheLineSize
Bitfield< 31, 28 > ctx_cmps
Bitfield< 25 > ee
Bitfield< 22 > tsw
Bitfield< 7, 6 > ir3
Bitfield< 7, 6 > tr3
Bitfield< 24 > j
Bitfield< 51, 48 > dit
Bitfield< 7, 0 > res1_7_0_el2
Bitfield< 7 > vi
Bitfield< 4 > imo
Bitfield< 11, 10 > bsu
Bitfield< 4 > ixc
Bitfield< 25, 24 > irgn1
Bitfield< 36 > as
Bitfield< 9 > e
Bitfield< 41 > hpd0
Bitfield< 3, 2 > ir1
Bitfield< 40 > hd
Bitfield< 25 > nos1
Bitfield< 3, 0 > debugver
Bitfield< 30, 26 > reserved_30_26
Bitfield< 6 > t2e
Bitfield< 19, 16 > ge
Bitfield< 7, 4 > uao
Bitfield< 15, 12 > el3
Bitfield< 10 > cp10
Bitfield< 1 > irq
Bitfield< 29 > c
Bitfield< 5, 0 > t0sz64
Bitfield< 6 > tcp6
Bitfield< 4, 3 > reserved_4_3
Bitfield< 9, 6 > daif
Bitfield< 1 > t1
Bitfield< 6 > vf
Bitfield< 17 > ds1
Bitfield< 37 > tbi0
Bitfield< 7, 4 > domain
Bitfield< 17, 16 > or0
Bitfield< 31, 29 > format
Bitfield< 31, 28 > st
Bitfield< 5 > amo
Bitfield< 19, 16 > advSimdSinglePrecision
Bitfield< 23, 20 > advSimdHalfPrecision
Bitfield< 26 > nos2
Bitfield< 17, 16 > zen
Bitfield< 51, 48 > fhm
Bitfield< 15, 12 > vfpExceptionTrapping
Bitfield< 9 > fb
Bitfield< 29 > nos5
Bitfield< 47, 44 > amu
Bitfield< 7, 6 > sl0
Bitfield< 18 > rao2
Bitfield< 3, 0 > dpb
Bitfield< 7 > tcp7
Bitfield< 22 > pan
Bitfield< 10 > tfp
Bitfield< 23, 20 > advsimd
Bitfield< 24 > hpd
Bitfield< 25, 24 > or4
Bitfield< 28 > tre
Bitfield< 15, 14 > tr7
Bitfield< 8, 6 > tagRAMLatency
Bitfield< 38 > miocnce
Bitfield< 11, 8 > el2
Bitfield< 4 > width
Bitfield< 19, 16 > crc32
Bitfield< 13, 12 > tr6
Bitfield< 27, 24 > gic
Bitfield< 19 > fz16
Bitfield< 31 > rw
Bitfield< 30 > enib
Bitfield< 2, 0 > t0sz
Bitfield< 18 > ns0
Bitfield< 10 > tcp10
Bitfield< 31, 30 > or7
Bitfield< 36 > terr
Bitfield< 24 > tpu
Bitfield< 27, 26 > orgn1
Bitfield< 13 > cm
Bitfield< 3, 0 > el0
Bitfield< 1 > swio
Bitfield< 34, 32 > ips
Bitfield< 11, 8 > lsm
Bitfield< 11, 8 > sha1
Bitfield< 7 > t7
Bitfield< 4 > t4
Bitfield< 27, 24 > vfpHalfPrecision
Bitfield< 34 > e2h
Bitfield< 5 > tcp5
Bitfield< 23, 22 > or3
Bitfield< 6 > cp6
Bitfield< 32 > cd
Bitfield< 12 > t12
Bitfield< 19 > tsc
Bitfield< 25 > ttlb
Bitfield< 11, 10 > dataRAMSlice
Bitfield< 8 > tcp8
Bitfield< 5 > t
Bitfield< 59, 56 > csv2
Bitfield< 15 > ide
Bitfield< 21, 20 > fpen
Bitfield< 0 > vm
Bitfield< 3 > tcp3
Bitfield< 3, 0 > parange
Bitfield< 9 > t9
Bitfield< 19, 16 > fp
Bitfield< 18, 16 > ps
#define BitUnion64(name)
Definition: bitunion.hh:376
Bitfield< 39, 36 > doublelock
Bitfield< 15 > nsasedis
Bitfield< 15 > tid0
Bitfield< 35, 32 > sve
Bitfield< 31 > l2rstDISABLE_monitor
Bitfield< 6 > thee
Bitfield< 9, 8 > rs
Bitfield< 39, 36 > sb
Bitfield< 11 > cp11
Bitfield< 31, 28 > gpi
Bitfield< 19, 16 > fcma
Bitfield< 4 > pd0
Bitfield< 27 > nos3
Bitfield< 19, 16 > bigendEL0
Bitfield< 23, 22 > rMode
Bitfield< 51, 48 > ttl
Bitfield< 3 > ufc
Bitfield< 0 > tcp0
Bitfield< 12 > tcp12
Bitfield< 3 > ea
Bitfield< 27, 24 > specsei
Bitfield< 22 > a1
Bitfield< 29, 0 > subArchDefined
Bitfield< 15, 10 > it2
Bitfield< 21, 20 > or2
Bitfield< 37 > tea
Bitfield< 31, 28 > rdm
Bitfield< 1 > tcp1
Bitfield< 20 > uwxn
Bitfield< 12 > dc
Bitfield< 20 > il
Bitfield< 12 > tagRAMSlice
Bitfield< 19 > dz
Bitfield< 8 > sed
Bitfield< 20 > tbi
Bitfield< 39, 36 > sel2
Bitfield< 43, 40 > tgran4_2
Bitfield< 18 > tid3
Bitfield< 11 > t11
Bitfield< 27, 24 > cwg
Bitfield< 6 > nEt
Bitfield< 23 > epd1
Bitfield< 38 > tbi1
Bitfield< 11, 10 > ir5
Bitfield< 4 > sa0
Bitfield< 8 > vse
Bitfield< 19 > ease
Bitfield< 23, 20 > erg

Generated on Fri Feb 28 2020 16:26:57 for gem5 by doxygen 1.8.13