gem5  v19.0.0.0
All Classes Namespaces Files Functions Variables Typedefs Enumerations Enumerator Friends Macros Modules Pages
registers.hh
Go to the documentation of this file.
1 /*
2  * Copyright (c) 2009 The University of Edinburgh
3  * All rights reserved.
4  *
5  * Redistribution and use in source and binary forms, with or without
6  * modification, are permitted provided that the following conditions are
7  * met: redistributions of source code must retain the above copyright
8  * notice, this list of conditions and the following disclaimer;
9  * redistributions in binary form must reproduce the above copyright
10  * notice, this list of conditions and the following disclaimer in the
11  * documentation and/or other materials provided with the distribution;
12  * neither the name of the copyright holders nor the names of its
13  * contributors may be used to endorse or promote products derived from
14  * this software without specific prior written permission.
15  *
16  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
18  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
19  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
20  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
21  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
22  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
26  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27  *
28  * Authors: Timothy M. Jones
29  */
30 
31 #ifndef __ARCH_POWER_REGISTERS_HH__
32 #define __ARCH_POWER_REGISTERS_HH__
33 
35 #include "arch/generic/vec_reg.hh"
36 #include "arch/power/generated/max_inst_regs.hh"
37 #include "arch/power/miscregs.hh"
38 #include "base/types.hh"
39 
40 namespace PowerISA {
41 
43 using PowerISAInst::MaxInstDestRegs;
44 
45 // Power writes a misc register outside of the isa parser, so it can't
46 // be detected by it. Manually add it here.
48 
49 // Not applicable to Power
56 
57 // Not applicable to Power
63 
64 // Constants Related to the number of registers
65 const int NumIntArchRegs = 32;
66 
67 // CR, XER, LR, CTR, FPSCR, RSV, RSV-LEN, RSV-ADDR
68 // and zero register, which doesn't actually exist but needs a number
69 const int NumIntSpecialRegs = 9;
70 const int NumFloatArchRegs = 32;
71 const int NumFloatSpecialRegs = 0;
72 const int NumInternalProcRegs = 0;
73 
74 const int NumIntRegs = NumIntArchRegs + NumIntSpecialRegs;
75 const int NumFloatRegs = NumFloatArchRegs + NumFloatSpecialRegs;
76 const int NumVecRegs = 1; // Not applicable to Power
77  // (1 to prevent warnings)
78 const int NumVecPredRegs = 1; // Not applicable to Power
79  // (1 to prevent warnings)
80 const int NumCCRegs = 0;
82 
83 // Semantically meaningful register indices
84 const int ReturnValueReg = 3;
85 const int ArgumentReg0 = 3;
86 const int ArgumentReg1 = 4;
87 const int ArgumentReg2 = 5;
88 const int ArgumentReg3 = 6;
89 const int ArgumentReg4 = 7;
90 const int FramePointerReg = 31;
91 const int StackPointerReg = 1;
92 
93 // There isn't one in Power, but we need to define one somewhere
94 const int ZeroReg = NumIntRegs - 1;
95 
96 const int SyscallNumReg = 0;
97 const int SyscallPseudoReturnReg = 3;
98 const int SyscallSuccessReg = 3;
99 
109 };
110 
111 } // namespace PowerISA
112 
113 #endif // __ARCH_POWER_REGISTERS_HH__
const int NumVecPredRegs
Definition: registers.hh:78
constexpr unsigned DummyNumVecElemPerVecReg
Definition: vec_reg.hh:664
Vector Register Abstraction This generic class is the model in a particularization of MVC...
Definition: vec_reg.hh:160
constexpr bool DummyVecPredRegHasPackedRepr
Dummy type aliases and constants for architectures that do not implement vector predicate registers...
const int NumCCRegs
Definition: registers.hh:80
const int ArgumentReg1
Definition: registers.hh:86
constexpr bool VecPredRegHasPackedRepr
Definition: registers.hh:62
VecRegT< DummyVecElem, DummyNumVecElemPerVecReg, true > DummyConstVecReg
Definition: vec_reg.hh:666
constexpr unsigned NumVecElemPerVecReg
Definition: registers.hh:54
uint32_t DummyVecElem
Dummy type aliases and constants for architectures that do not implement vector registers.
Definition: vec_reg.hh:663
const int SyscallNumReg
Definition: registers.hh:96
const int MaxInstSrcRegs
Definition: registers.hh:59
const int SyscallPseudoReturnReg
Definition: registers.hh:97
DummyVecPredReg::Container DummyVecPredRegContainer
const int NumFloatArchRegs
Definition: registers.hh:70
constexpr size_t DummyVecPredRegSizeBits
const int StackPointerReg
Definition: registers.hh:91
const int MaxMiscDestRegs
Definition: registers.hh:70
constexpr size_t VecPredRegSizeBits
Definition: registers.hh:61
Predicate register view.
Definition: vec_pred_reg.hh:70
const int ArgumentReg0
Definition: registers.hh:85
const int ArgumentReg4
Definition: registers.hh:89
constexpr size_t VecRegSizeBytes
Definition: registers.hh:55
const int MaxMiscDestRegs
Definition: registers.hh:47
const int ZeroReg
Definition: registers.hh:94
const int NumMiscRegs
Definition: registers.hh:81
VecRegT< DummyVecElem, DummyNumVecElemPerVecReg, false > DummyVecReg
Definition: vec_reg.hh:665
const int NumFloatRegs
Definition: registers.hh:75
DummyVecReg::Container DummyVecRegContainer
Definition: vec_reg.hh:667
::DummyVecElem VecElem
Definition: registers.hh:50
const int NumInternalProcRegs
Definition: registers.hh:72
Defines global host-dependent types: Counter, Tick, and (indirectly) {int,uint}{8,16,32,64}_t.
const int ArgumentReg3
Definition: registers.hh:88
const int NumIntArchRegs
Definition: registers.hh:65
const int FramePointerReg
Definition: registers.hh:90
VecPredRegT< DummyVecElem, DummyNumVecElemPerVecReg, DummyVecPredRegHasPackedRepr, true > DummyConstVecPredReg
const int NumFloatSpecialRegs
Definition: registers.hh:71
Vector Registers layout specification.
const int ReturnValueReg
Definition: registers.hh:84
Generic predicate register container.
Definition: vec_pred_reg.hh:51
const int SyscallSuccessReg
Definition: registers.hh:98
VecPredRegT< DummyVecElem, DummyNumVecElemPerVecReg, DummyVecPredRegHasPackedRepr, false > DummyVecPredReg
const int NumIntSpecialRegs
Definition: registers.hh:69
const int ArgumentReg2
Definition: registers.hh:87
Vector Register Abstraction This generic class is a view in a particularization of MVC...
Definition: vec_reg.hh:174
constexpr size_t DummyVecRegSizeBytes
Definition: vec_reg.hh:668
const int NumVecRegs
Definition: registers.hh:76
const int NumIntRegs
Definition: registers.hh:74

Generated on Fri Feb 28 2020 16:26:56 for gem5 by doxygen 1.8.13