gem5  v19.0.0.0
All Classes Namespaces Files Functions Variables Typedefs Enumerations Enumerator Friends Macros Modules Pages
registers.hh
Go to the documentation of this file.
1 /*
2  * Copyright (c) 2003-2005 The Regents of The University of Michigan
3  * All rights reserved.
4  *
5  * Redistribution and use in source and binary forms, with or without
6  * modification, are permitted provided that the following conditions are
7  * met: redistributions of source code must retain the above copyright
8  * notice, this list of conditions and the following disclaimer;
9  * redistributions in binary form must reproduce the above copyright
10  * notice, this list of conditions and the following disclaimer in the
11  * documentation and/or other materials provided with the distribution;
12  * neither the name of the copyright holders nor the names of its
13  * contributors may be used to endorse or promote products derived from
14  * this software without specific prior written permission.
15  *
16  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
18  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
19  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
20  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
21  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
22  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
26  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27  *
28  * Authors: Gabe Black
29  * Ali Saidi
30  */
31 
32 #ifndef __ARCH_SPARC_REGISTERS_HH__
33 #define __ARCH_SPARC_REGISTERS_HH__
34 
36 #include "arch/generic/vec_reg.hh"
37 #include "arch/sparc/generated/max_inst_regs.hh"
38 #include "arch/sparc/miscregs.hh"
40 #include "base/types.hh"
41 
42 namespace SparcISA
43 {
44 
46 using SparcISAInst::MaxInstDestRegs;
48 
49 // Not applicable to SPARC
56 
57 // Not applicable to SPARC
63 
64 // semantically meaningful register indices
65 const int ZeroReg = 0; // architecturally meaningful
66 // the rest of these depend on the ABI
67 const int ReturnAddressReg = 31; // post call, precall is 15
68 const int ReturnValueReg = 8; // Post return, 24 is pre-return.
69 const int StackPointerReg = 14;
70 const int FramePointerReg = 30;
71 
72 // Some OS syscall use a second register (o1) to return a second value
73 const int SyscallPseudoReturnReg = 9;
74 
75 const int NumIntArchRegs = 32;
76 const int NumIntRegs = (MaxGL + 1) * 8 + NWindows * 16 + NumMicroIntRegs;
77 const int NumVecRegs = 1; // Not applicable to SPARC
78  // (1 to prevent warnings)
79 const int NumVecPredRegs = 1; // Not applicable to SPARC
80  // (1 to prevent warnings)
81 const int NumCCRegs = 0;
82 
83 const int TotalNumRegs = NumIntRegs + NumFloatRegs + NumMiscRegs;
84 
85 } // namespace SparcISA
86 
87 #endif
const int SyscallPseudoReturnReg
Definition: registers.hh:73
const int ZeroReg
Definition: registers.hh:65
const int TotalNumRegs
Definition: registers.hh:83
::DummyVecElem VecElem
Definition: registers.hh:50
constexpr unsigned DummyNumVecElemPerVecReg
Definition: vec_reg.hh:664
Vector Register Abstraction This generic class is the model in a particularization of MVC...
Definition: vec_reg.hh:160
const int NumMiscRegs
Definition: miscregs.hh:158
const int NumIntRegs
Definition: registers.hh:76
const int MaxGL
Definition: sparc_traits.hh:39
constexpr bool DummyVecPredRegHasPackedRepr
Dummy type aliases and constants for architectures that do not implement vector predicate registers...
const int NumFloatRegs
Definition: sparc_traits.hh:50
VecRegT< DummyVecElem, DummyNumVecElemPerVecReg, true > DummyConstVecReg
Definition: vec_reg.hh:666
uint32_t DummyVecElem
Dummy type aliases and constants for architectures that do not implement vector registers.
Definition: vec_reg.hh:663
const int ReturnAddressReg
Definition: registers.hh:67
const int MaxInstSrcRegs
Definition: registers.hh:59
DummyVecPredReg::Container DummyVecPredRegContainer
constexpr size_t DummyVecPredRegSizeBits
const int NumVecPredRegs
Definition: registers.hh:79
const int MaxMiscDestRegs
Definition: registers.hh:70
Predicate register view.
Definition: vec_pred_reg.hh:70
constexpr bool VecPredRegHasPackedRepr
Definition: registers.hh:62
const int NumIntArchRegs
Definition: registers.hh:75
VecRegT< DummyVecElem, DummyNumVecElemPerVecReg, false > DummyVecReg
Definition: vec_reg.hh:665
DummyVecReg::Container DummyVecRegContainer
Definition: vec_reg.hh:667
constexpr unsigned NumVecElemPerVecReg
Definition: registers.hh:54
Defines global host-dependent types: Counter, Tick, and (indirectly) {int,uint}{8,16,32,64}_t.
constexpr size_t VecRegSizeBytes
Definition: registers.hh:55
constexpr size_t VecPredRegSizeBits
Definition: registers.hh:61
const int FramePointerReg
Definition: registers.hh:70
Definition: asi.cc:34
VecPredRegT< DummyVecElem, DummyNumVecElemPerVecReg, DummyVecPredRegHasPackedRepr, true > DummyConstVecPredReg
Vector Registers layout specification.
const int NWindows
Definition: sparc_traits.hh:43
Generic predicate register container.
Definition: vec_pred_reg.hh:51
const int StackPointerReg
Definition: registers.hh:69
const int NumMicroIntRegs
Definition: sparc_traits.hh:45
VecPredRegT< DummyVecElem, DummyNumVecElemPerVecReg, DummyVecPredRegHasPackedRepr, false > DummyVecPredReg
const int NumCCRegs
Definition: registers.hh:81
Vector Register Abstraction This generic class is a view in a particularization of MVC...
Definition: vec_reg.hh:174
const int ReturnValueReg
Definition: registers.hh:68
constexpr size_t DummyVecRegSizeBytes
Definition: vec_reg.hh:668
const int NumVecRegs
Definition: registers.hh:77

Generated on Fri Feb 28 2020 16:26:56 for gem5 by doxygen 1.8.13