gem5  v19.0.0.0
All Classes Namespaces Files Functions Variables Typedefs Enumerations Enumerator Friends Macros Modules Pages
unknown.hh
Go to the documentation of this file.
1 /*
2  * Copyright (c) 2015 RISC-V Foundation
3  * Copyright (c) 2017 The University of Virginia
4  * All rights reserved.
5  *
6  * Redistribution and use in source and binary forms, with or without
7  * modification, are permitted provided that the following conditions are
8  * met: redistributions of source code must retain the above copyright
9  * notice, this list of conditions and the following disclaimer;
10  * redistributions in binary form must reproduce the above copyright
11  * notice, this list of conditions and the following disclaimer in the
12  * documentation and/or other materials provided with the distribution;
13  * neither the name of the copyright holders nor the names of its
14  * contributors may be used to endorse or promote products derived from
15  * this software without specific prior written permission.
16  *
17  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
18  * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
19  * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
20  * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
21  * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
22  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
23  * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
27  * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28  *
29  * Authors: Alec Roelke
30  */
31 
32 #ifndef __ARCH_RISCV_UNKNOWN_INST_HH__
33 #define __ARCH_RISCV_UNKNOWN_INST_HH__
34 
35 #include <memory>
36 #include <string>
37 
38 #include "arch/riscv/faults.hh"
41 #include "cpu/exec_context.hh"
42 #include "cpu/static_inst.hh"
43 
44 namespace RiscvISA
45 {
46 
52 class Unknown : public RiscvStaticInst
53 {
54  public:
55  Unknown(MachInst _machInst)
56  : RiscvStaticInst("unknown", _machInst, No_OpClass)
57  {}
58 
59  Fault
60  execute(ExecContext *, Trace::InstRecord *) const override
61  {
62  return std::make_shared<UnknownInstFault>(machInst);
63  }
64 
65  std::string
66  generateDisassembly(Addr pc, const SymbolTable *symtab) const override
67  {
68  return csprintf("unknown opcode %#02x", OPCODE);
69  }
70 };
71 
72 }
73 
74 #endif // __ARCH_RISCV_UNKNOWN_INST_HH__
Unknown(MachInst _machInst)
Definition: unknown.hh:55
#define OPCODE
Definition: bitfields.hh:11
uint32_t MachInst
Definition: types.hh:54
const ExtMachInst machInst
The binary machine instruction.
Definition: static_inst.hh:229
The ExecContext is an abstract base class the provides the interface used by the ISA to manipulate th...
Definition: exec_context.hh:73
Bitfield< 4 > pc
std::string csprintf(const char *format, const Args &...args)
Definition: cprintf.hh:162
uint64_t Addr
Address type This will probably be moved somewhere else in the near future.
Definition: types.hh:142
std::string generateDisassembly(Addr pc, const SymbolTable *symtab) const override
Internal function to generate disassembly string.
Definition: unknown.hh:66
Base class for all RISC-V static instructions.
Definition: static_inst.hh:49
Static instruction class for unknown (illegal) instructions.
Definition: unknown.hh:52
std::shared_ptr< FaultBase > Fault
Definition: types.hh:240
Fault execute(ExecContext *, Trace::InstRecord *) const override
Definition: unknown.hh:60

Generated on Fri Feb 28 2020 16:26:58 for gem5 by doxygen 1.8.13