gem5 v24.0.0.0
Loading...
Searching...
No Matches
gem5::prefetch::STeMS Class Reference

#include <spatio_temporal_memory_streaming.hh>

Inheritance diagram for gem5::prefetch::STeMS:
gem5::prefetch::Queued gem5::prefetch::Base gem5::ClockedObject gem5::SimObject gem5::Clocked gem5::EventManager gem5::Serializable gem5::Drainable gem5::statistics::Group gem5::Named

Classes

struct  ActiveGenerationTableEntry
 Entry data type for the Active Generation Table (AGT) and the Pattern Sequence Table (PST) More...
 
struct  RegionMissOrderBufferEntry
 Data type of the Region Miss Order Buffer entry. More...
 

Public Member Functions

 STeMS (const STeMSPrefetcherParams &p)
 
 ~STeMS ()=default
 
void calculatePrefetch (const PrefetchInfo &pfi, std::vector< AddrPriority > &addresses, const CacheAccessor &cache) override
 
- Public Member Functions inherited from gem5::prefetch::Queued
 Queued (const QueuedPrefetcherParams &p)
 
virtual ~Queued ()
 
void notify (const CacheAccessProbeArg &acc, const PrefetchInfo &pfi) override
 Notify prefetcher of cache access (may be any access or just misses, depending on cache parameters.)
 
void insert (const PacketPtr &pkt, PrefetchInfo &new_pfi, int32_t priority, const CacheAccessor &cache)
 
PacketPtr getPacket () override
 
Tick nextPrefetchReadyTime () const override
 
void printQueue (const std::list< DeferredPacket > &queue) const
 
- Public Member Functions inherited from gem5::prefetch::Base
 Base (const BasePrefetcherParams &p)
 
virtual ~Base ()=default
 
virtual void setParentInfo (System *sys, ProbeManager *pm, unsigned blk_size)
 
virtual void notifyFill (const CacheAccessProbeArg &acc)
 Notify prefetcher of cache fill.
 
virtual void notifyEvict (const EvictionInfo &info)
 Notify prefetcher of cache eviction.
 
void prefetchUnused ()
 
void incrDemandMhsrMisses ()
 
void pfHitInCache ()
 
void pfHitInMSHR ()
 
void pfHitInWB ()
 
void regProbeListeners () override
 Register probe points for this object.
 
void probeNotify (const CacheAccessProbeArg &acc, bool miss)
 Process a notification event from the ProbeListener.
 
void addEventProbe (SimObject *obj, const char *name)
 Add a SimObject and a probe name to listen events from.
 
void addMMU (BaseMMU *mmu)
 Add a BaseMMU object to be used whenever a translation is needed.
 
- Public Member Functions inherited from gem5::ClockedObject
 ClockedObject (const ClockedObjectParams &p)
 
void serialize (CheckpointOut &cp) const override
 Serialize an object.
 
void unserialize (CheckpointIn &cp) override
 Unserialize an object.
 
- Public Member Functions inherited from gem5::SimObject
const Paramsparams () const
 
 SimObject (const Params &p)
 
virtual ~SimObject ()
 
virtual void init ()
 init() is called after all C++ SimObjects have been created and all ports are connected.
 
virtual void loadState (CheckpointIn &cp)
 loadState() is called on each SimObject when restoring from a checkpoint.
 
virtual void initState ()
 initState() is called on each SimObject when not restoring from a checkpoint.
 
virtual void regProbePoints ()
 Register probe points for this object.
 
ProbeManagergetProbeManager ()
 Get the probe manager for this object.
 
virtual PortgetPort (const std::string &if_name, PortID idx=InvalidPortID)
 Get a port with a given name and index.
 
virtual void startup ()
 startup() is the final initialization call before simulation.
 
DrainState drain () override
 Provide a default implementation of the drain interface for objects that don't need draining.
 
virtual void memWriteback ()
 Write back dirty buffers to memory using functional writes.
 
virtual void memInvalidate ()
 Invalidate the contents of memory buffers.
 
void serialize (CheckpointOut &cp) const override
 Serialize an object.
 
void unserialize (CheckpointIn &cp) override
 Unserialize an object.
 
- Public Member Functions inherited from gem5::EventManager
EventQueueeventQueue () const
 
void schedule (Event &event, Tick when)
 
void deschedule (Event &event)
 
void reschedule (Event &event, Tick when, bool always=false)
 
void schedule (Event *event, Tick when)
 
void deschedule (Event *event)
 
void reschedule (Event *event, Tick when, bool always=false)
 
void wakeupEventQueue (Tick when=(Tick) -1)
 This function is not needed by the usual gem5 event loop but may be necessary in derived EventQueues which host gem5 on other schedulers.
 
void setCurTick (Tick newVal)
 
 EventManager (EventManager &em)
 Event manger manages events in the event queue.
 
 EventManager (EventManager *em)
 
 EventManager (EventQueue *eq)
 
- Public Member Functions inherited from gem5::Serializable
 Serializable ()
 
virtual ~Serializable ()
 
void serializeSection (CheckpointOut &cp, const char *name) const
 Serialize an object into a new section.
 
void serializeSection (CheckpointOut &cp, const std::string &name) const
 
void unserializeSection (CheckpointIn &cp, const char *name)
 Unserialize an a child object.
 
void unserializeSection (CheckpointIn &cp, const std::string &name)
 
- Public Member Functions inherited from gem5::Drainable
DrainState drainState () const
 Return the current drain state of an object.
 
virtual void notifyFork ()
 Notify a child process of a fork.
 
- Public Member Functions inherited from gem5::statistics::Group
 Group (Group *parent, const char *name=nullptr)
 Construct a new statistics group.
 
virtual ~Group ()
 
virtual void regStats ()
 Callback to set stat parameters.
 
virtual void resetStats ()
 Callback to reset stats.
 
virtual void preDumpStats ()
 Callback before stats are dumped.
 
void addStat (statistics::Info *info)
 Register a stat with this group.
 
const std::map< std::string, Group * > & getStatGroups () const
 Get all child groups associated with this object.
 
const std::vector< Info * > & getStats () const
 Get all stats associated with this object.
 
void addStatGroup (const char *name, Group *block)
 Add a stat block as a child of this block.
 
const InforesolveStat (std::string name) const
 Resolve a stat by its name within this group.
 
void mergeStatGroup (Group *block)
 Merge the contents (stats & children) of a block to this block.
 
 Group ()=delete
 
 Group (const Group &)=delete
 
Groupoperator= (const Group &)=delete
 
- Public Member Functions inherited from gem5::Named
 Named (const std::string &name_)
 
virtual ~Named ()=default
 
virtual std::string name () const
 
- Public Member Functions inherited from gem5::Clocked
void updateClockPeriod ()
 Update the tick to the current tick.
 
Tick clockEdge (Cycles cycles=Cycles(0)) const
 Determine the tick when a cycle begins, by default the current one, but the argument also enables the caller to determine a future cycle.
 
Cycles curCycle () const
 Determine the current cycle, corresponding to a tick aligned to a clock edge.
 
Tick nextCycle () const
 Based on the clock of the object, determine the start tick of the first cycle that is at least one cycle in the future.
 
uint64_t frequency () const
 
Tick clockPeriod () const
 
double voltage () const
 
Cycles ticksToCycles (Tick t) const
 
Tick cyclesToTicks (Cycles c) const
 

Private Member Functions

void checkForActiveGenerationsEnd (const CacheAccessor &cache)
 Checks if the active generations have ended.
 
void addToRMOB (Addr sr_addr, Addr pst_addr, unsigned int delta)
 Adds an entry to the RMOB.
 
void reconstructSequence (CircularQueue< RegionMissOrderBufferEntry >::iterator rmob_it, std::vector< AddrPriority > &addresses)
 Reconstructs a sequence of accesses and generates the prefetch addresses, adding them to the addresses vector.
 

Private Attributes

const size_t spatialRegionSize
 Size of each spatial region.
 
const size_t spatialRegionSizeBits
 log_2 of the spatial region size
 
const unsigned int reconstructionEntries
 Number of reconstruction entries.
 
AssociativeSet< ActiveGenerationTableEntryactiveGenerationTable
 Active Generation Table (AGT)
 
AssociativeCache< ActiveGenerationTableEntrypatternSequenceTable
 Pattern Sequence Table (PST)
 
CircularQueue< RegionMissOrderBufferEntryrmob
 Region Miss Order Buffer (RMOB)
 
bool addDuplicateEntriesToRMOB
 Add duplicate entries to RMOB

 
unsigned int lastTriggerCounter
 Counter to keep the count of accesses between trigger accesses.
 

Additional Inherited Members

- Public Types inherited from gem5::prefetch::Queued
using AddrPriority = std::pair<Addr, int32_t>
 
- Public Types inherited from gem5::ClockedObject
using Params = ClockedObjectParams
 Parameters of ClockedObject.
 
- Public Types inherited from gem5::SimObject
typedef SimObjectParams Params
 
- Static Public Member Functions inherited from gem5::SimObject
static void serializeAll (const std::string &cpt_dir)
 Create a checkpoint by serializing all SimObjects in the system.
 
static SimObjectfind (const char *name)
 Find the SimObject with the given name and return a pointer to it.
 
static void setSimObjectResolver (SimObjectResolver *resolver)
 There is a single object name resolver, and it is only set when simulation is restoring from checkpoints.
 
static SimObjectResolvergetSimObjectResolver ()
 There is a single object name resolver, and it is only set when simulation is restoring from checkpoints.
 
- Static Public Member Functions inherited from gem5::Serializable
static const std::string & currentSection ()
 Gets the fully-qualified name of the active section.
 
static void generateCheckpointOut (const std::string &cpt_dir, std::ofstream &outstream)
 Generate a checkpoint file so that the serialization can be routed to it.
 
- Public Attributes inherited from gem5::ClockedObject
PowerStatepowerState
 
- Protected Types inherited from gem5::prefetch::Queued
using const_iterator = std::list<DeferredPacket>::const_iterator
 
using iterator = std::list<DeferredPacket>::iterator
 
- Protected Member Functions inherited from gem5::prefetch::Base
bool observeAccess (const PacketPtr &pkt, bool miss, bool prefetched) const
 Determine if this access should be observed.
 
bool samePage (Addr a, Addr b) const
 Determine if addresses are on the same page.
 
Addr blockAddress (Addr a) const
 Determine the address of the block in which a lays.
 
Addr blockIndex (Addr a) const
 Determine the address of a at block granularity.
 
Addr pageAddress (Addr a) const
 Determine the address of the page in which a lays.
 
Addr pageOffset (Addr a) const
 Determine the page-offset of a

 
Addr pageIthBlockAddress (Addr page, uint32_t i) const
 Build the address of the i-th block inside the page.
 
- Protected Member Functions inherited from gem5::Drainable
 Drainable ()
 
virtual ~Drainable ()
 
virtual void drainResume ()
 Resume execution after a successful drain.
 
void signalDrainDone () const
 Signal that an object is drained.
 
- Protected Member Functions inherited from gem5::Clocked
 Clocked (ClockDomain &clk_domain)
 Create a clocked object and set the clock domain based on the parameters.
 
 Clocked (Clocked &)=delete
 
Clockedoperator= (Clocked &)=delete
 
virtual ~Clocked ()
 Virtual destructor due to inheritance.
 
void resetClock () const
 Reset the object's clock using the current global tick value.
 
virtual void clockPeriodUpdated ()
 A hook subclasses can implement so they can do any extra work that's needed when the clock rate is changed.
 
- Protected Attributes inherited from gem5::prefetch::Queued
std::list< DeferredPacketpfq
 
std::list< DeferredPacketpfqMissingTranslation
 
const unsigned queueSize
 Maximum size of the prefetch queue.
 
const unsigned missingTranslationQueueSize
 Maximum size of the queue holding prefetch requests with missing address translations.
 
const Cycles latency
 Cycles after generation when a prefetch can first be issued.
 
const bool queueSquash
 Squash queued prefetch if demand access observed.
 
const bool queueFilter
 Filter prefetches if already queued.
 
const bool cacheSnoop
 Snoop the cache before generating prefetch (cheating basically)
 
const bool tagPrefetch
 Tag prefetch with PC of generating access?
 
const unsigned int throttleControlPct
 Percentage of requests that can be throttled.
 
gem5::prefetch::Queued::QueuedStats statsQueued
 
- Protected Attributes inherited from gem5::prefetch::Base
Systemsystem
 Pointer to the parent system.
 
ProbeManagerprobeManager
 Pointer to the parent cache's probe manager.
 
unsigned blkSize
 The block size of the parent cache.
 
unsigned lBlkSize
 log_2(block size of the parent cache).
 
const bool onMiss
 Only consult prefetcher on cache misses?
 
const bool onRead
 Consult prefetcher on reads?
 
const bool onWrite
 Consult prefetcher on reads?
 
const bool onData
 Consult prefetcher on data accesses?
 
const bool onInst
 Consult prefetcher on instruction accesses?
 
const RequestorID requestorId
 Request id for prefetches.
 
const Addr pageBytes
 
const bool prefetchOnAccess
 Prefetch on every access, not just misses.
 
const bool prefetchOnPfHit
 Prefetch on hit on prefetched lines.
 
const bool useVirtualAddresses
 Use Virtual Addresses for prefetching.
 
gem5::prefetch::Base::StatGroup prefetchStats
 
uint64_t issuedPrefetches
 Total prefetches issued.
 
uint64_t usefulPrefetches
 Total prefetches that has been useful.
 
BaseMMUmmu
 Registered mmu for address translations.
 
- Protected Attributes inherited from gem5::SimObject
const SimObjectParams & _params
 Cached copy of the object parameters.
 
- Protected Attributes inherited from gem5::EventManager
EventQueueeventq
 A pointer to this object's event queue.
 

Detailed Description

Definition at line 59 of file spatio_temporal_memory_streaming.hh.

Constructor & Destructor Documentation

◆ STeMS()

gem5::prefetch::STeMS::STeMS ( const STeMSPrefetcherParams & p)

◆ ~STeMS()

gem5::prefetch::STeMS::~STeMS ( )
default

Member Function Documentation

◆ addToRMOB()

void gem5::prefetch::STeMS::addToRMOB ( Addr sr_addr,
Addr pst_addr,
unsigned int delta )
private

Adds an entry to the RMOB.

Parameters
sr_addrSpatial region address
pst_addrCorresponding PST address
deltaNumber of entries skipped in the global miss order

Definition at line 115 of file spatio_temporal_memory_streaming.cc.

References addDuplicateEntriesToRMOB, gem5::prefetch::STeMS::RegionMissOrderBufferEntry::delta, gem5::prefetch::STeMS::RegionMissOrderBufferEntry::pstAddress, rmob, and gem5::prefetch::STeMS::RegionMissOrderBufferEntry::srAddress.

Referenced by calculatePrefetch().

◆ calculatePrefetch()

◆ checkForActiveGenerationsEnd()

void gem5::prefetch::STeMS::checkForActiveGenerationsEnd ( const CacheAccessor & cache)
private

◆ reconstructSequence()

void gem5::prefetch::STeMS::reconstructSequence ( CircularQueue< RegionMissOrderBufferEntry >::iterator rmob_it,
std::vector< AddrPriority > & addresses )
private

Reconstructs a sequence of accesses and generates the prefetch addresses, adding them to the addresses vector.

Parameters
rmob_itrmob position to start generating from.
addressesvector to add the addresses to be prefetched

Definition at line 205 of file spatio_temporal_memory_streaming.cc.

References gem5::MaxAddr, patternSequenceTable, reconstructionEntries, rmob, and spatialRegionSize.

Referenced by calculatePrefetch().

Member Data Documentation

◆ activeGenerationTable

AssociativeSet<ActiveGenerationTableEntry> gem5::prefetch::STeMS::activeGenerationTable
private

Active Generation Table (AGT)

Definition at line 156 of file spatio_temporal_memory_streaming.hh.

Referenced by calculatePrefetch(), and checkForActiveGenerationsEnd().

◆ addDuplicateEntriesToRMOB

bool gem5::prefetch::STeMS::addDuplicateEntriesToRMOB
private

Add duplicate entries to RMOB

Definition at line 178 of file spatio_temporal_memory_streaming.hh.

Referenced by addToRMOB().

◆ lastTriggerCounter

unsigned int gem5::prefetch::STeMS::lastTriggerCounter
private

Counter to keep the count of accesses between trigger accesses.

Definition at line 181 of file spatio_temporal_memory_streaming.hh.

Referenced by calculatePrefetch().

◆ patternSequenceTable

AssociativeCache<ActiveGenerationTableEntry> gem5::prefetch::STeMS::patternSequenceTable
private

Pattern Sequence Table (PST)

Definition at line 158 of file spatio_temporal_memory_streaming.hh.

Referenced by checkForActiveGenerationsEnd(), and reconstructSequence().

◆ reconstructionEntries

const unsigned int gem5::prefetch::STeMS::reconstructionEntries
private

Number of reconstruction entries.

Definition at line 66 of file spatio_temporal_memory_streaming.hh.

Referenced by reconstructSequence().

◆ rmob

CircularQueue<RegionMissOrderBufferEntry> gem5::prefetch::STeMS::rmob
private

Region Miss Order Buffer (RMOB)

Definition at line 175 of file spatio_temporal_memory_streaming.hh.

Referenced by addToRMOB(), calculatePrefetch(), and reconstructSequence().

◆ spatialRegionSize

const size_t gem5::prefetch::STeMS::spatialRegionSize
private

Size of each spatial region.

Definition at line 62 of file spatio_temporal_memory_streaming.hh.

Referenced by calculatePrefetch(), reconstructSequence(), and STeMS().

◆ spatialRegionSizeBits

const size_t gem5::prefetch::STeMS::spatialRegionSizeBits
private

log_2 of the spatial region size

Definition at line 64 of file spatio_temporal_memory_streaming.hh.

Referenced by calculatePrefetch(), and checkForActiveGenerationsEnd().


The documentation for this class was generated from the following files:

Generated on Tue Jun 18 2024 16:24:21 for gem5 by doxygen 1.11.0